电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS61DDP2B22M18A-550M3

产品描述DDR SRAM, 2MX18, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1.40 MM HEIGHT, LFBGA-165
产品类别存储    存储   
文件大小529KB,共31页
制造商ISSI(芯成半导体)
官网地址http://www.issi.com/
下载文档 详细参数 全文预览

IS61DDP2B22M18A-550M3概述

DDR SRAM, 2MX18, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1.40 MM HEIGHT, LFBGA-165

IS61DDP2B22M18A-550M3规格参数

参数名称属性值
Objectid1064516156
零件包装代码BGA
包装说明LBGA,
针数165
Reach Compliance Codecompliant
Country Of OriginMainland China, Taiwan
ECCN代码3A991.B.2.A
YTEOL7.4
最长访问时间0.45 ns
JESD-30 代码R-PBGA-B165
长度17 mm
内存密度37748736 bit
内存集成电路类型DDR SRAM
内存宽度18
功能数量1
端子数量165
字数2097152 words
字数代码2000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织2MX18
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
座面最大高度1.4 mm
最大供电电压 (Vsup)1.89 V
最小供电电压 (Vsup)1.71 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式BALL
端子节距1 mm
端子位置BOTTOM
宽度15 mm

文档预览

下载PDF文档
IS61DDP2B22M18A/A1/A2
IS61DDP2B21M36A/A1/A2
2Mx18, 1Mx36
36Mb DDR-IIP (Burst 2) CIO SYNCHRONOUS SRAM
(2.0 Cycle Read Latency)
FEATURES
1Mx36 and 2Mx18 configuration available.
On-chip Delay-Locked Loop (DLL) for wide data
valid window.
Common I/O read and write ports.
Synchronous pipeline read with self-timed late write
operation.
Double Data Rate (DDR) interface for read and
write input ports.
2.0 cycle read latency.
Fixed 2-bit burst for read and write operations.
Clock stop support.
Two input clocks (K and K#) for address and control
registering at rising edges only.
Two echo clocks (CQ and CQ#) that are delivered
simultaneously with data.
+1.8V core power supply and 1.5, 1.8V VDDQ, used
with 0.75, 0.9V VREF.
HSTL input and output interface.
Registered addresses, write and read controls, byte
writes, data in, and data outputs.
Full data coherency.
Boundary scan using limited set of JTAG 1149.1
functions.
Byte write capability.
Fine ball grid array (FBGA) package:
13mmx15mm and 15mmx17mm body size
165-ball (11 x 15) array
Programmable impedance output drivers via 5x
user-supplied precision resistor.
Data Valid Pin (QVLD).
ODT (On Die Termination) feature is supported
optionally on data input, K/K#, and BW
x
#.
The end of top mark (A/A1/A2) is to define options.
IS61DDP2B21M36A : Don’t Care ODT function
and pin connection
IS61DDP2B21M36A1 : Option1
IS61DDP2B21M36A2 : Option2
Refer to more detail description at page 6 for each
ODT option.
ADVANCED INFORMATION
JULY 2012
DESCRIPTION
The 36Mb IS61DDP2B21M36A/A1/A2 and
IS61DDP2B22M18A/A1/A2 are synchronous, high-
performance CMOS static random access memory (SRAM)
devices. These SRAMs have a common I/O bus. The rising
edge of K clock initiates the read/write operation, and all
internal operations are self-timed. Refer to the
Timing
Reference Diagram for Truth Table
for a description of the
basic operations of these DDR-IIP (Burst of 2) CIO SRAMs.
Read and write addresses are registered on alternating rising
edges of the K clock. Reads and writes are performed in
double data rate.
The following are registered internally on the rising edge of
the K clock:
Read/write address
Read enable
Write enable
Byte writes
Data-in for first burst address
Data-Out for first burst address
The following are registered on the rising edge of the K#
clock:
Byte writes
Data-in for second burst address
Data-Out for second burst address
Byte writes can change with the corresponding data-in to
enable or disable writes on a per-byte basis. An internal write
buffer enables the data-ins to be registered one cycle after
the write address. The first data-in burst is clocked one cycle
later than the write command signal, and the second burst is
timed to the following rising edge of the K# clock.
During the burst read operation, the data-outs from the first
bursts are updated from output registers of the third rising
edge of the K clock (starting two clock cycles later after read
command). The data-outs from the second burst are updated
with the third rising edge of the K# clock where read
command receives at the first rising edge of K.
The device is operated with a single +1.8V power supply and
is compatible with HSTL I/O interfaces.
Copyright © 2012 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. 00A
7/05/2012
1
新型半导体器件
很好的课件,电子科大微固学院用的 主要内容:一些基本物理概念 新型器件的工作原理和特性...
ruopu PCB设计
CAN FD
本帖最后由 5525 于 2016-5-21 13:11 编辑 CAN : Controller area network CAN FD : CAN with Flexible data rate 为什么需要CAN FD 1. 带宽需要,CAN最大1Mbps, CAN FD可达 8Mbps ......
5525 汽车电子
【朱兆祺带你学嵌入式】第一章第四节 映像文件的生产和运行
德国罕见的科学大师莱布尼茨,在他的手迹里留下这么一句话:“1与0,一切数字的神奇渊源。这是造物的秘密美妙的典范,因为,一切无非都来自上帝。”二进制0和1两个简单的数字,构造了神奇的计算 ......
qinkaiabc ARM技术
在AD中画多层板,每层放一个标识以方便板做完了可以看板层,应该怎么放?
不知道这个怎么说,看有的PCB上有开窗,窗里面有数字,表示层号,不知道在AD里怎么放上的。 ...
pldjn PCB设计
察看vxwork中的函数使用方法,应看什么资料
小小菜鸟求助,察看vxwork中的函数使用方法,应看什么资料。 使用vc 有msdn。vxwork对应什么函数说明。 请留下下载地址,发给我也行啊,呵呵 ehyyngp@126.com thank a lot...
calphone 嵌入式系统
MicroPython 1.19 版本发布
经过漫长的等待,MicroPython 的 v1.19 已经发布,下面是这次更新的说明。 v1.19:新的 mpy 6 文件格式,改进了字节码,添加了 Renesas-ra 硬件平台 在这个版本的 MicroPython 中 ......
dcexpert MicroPython开源版块

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2813  15  1578  543  1248  57  1  32  11  26 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved