电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74AUP1G885GT,115

产品描述logic gates 1.8V low-pwr
产品类别逻辑    逻辑   
文件大小283KB,共23页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
标准
下载文档 详细参数 选型对比 全文预览

74AUP1G885GT,115概述

logic gates 1.8V low-pwr

74AUP1G885GT,115规格参数

参数名称属性值
Brand NameNXP Semiconduc
是否Rohs认证符合
厂商名称NXP(恩智浦)
零件包装代码SON
包装说明VSON, SOLCC8,.04,20
针数8
制造商包装代码SOT833-1
Reach Compliance Codecompli
系列AUP/ULP/V
JESD-30 代码R-PDSO-N8
JESD-609代码e3
长度1.95 mm
负载电容(CL)30 pF
逻辑集成电路类型XOR GATE
最大I(ol)0.0017 A
湿度敏感等级1
功能数量2
输入次数3
端子数量8
最高工作温度125 °C
最低工作温度-40 °C
封装主体材料PLASTIC/EPOXY
封装代码VSON
封装等效代码SOLCC8,.04,20
封装形状RECTANGULAR
封装形式SMALL OUTLINE, VERY THIN PROFILE
包装方法TAPE AND REEL
峰值回流温度(摄氏度)260
电源1.2/3.3 V
Prop。Delay @ Nom-Su23.7 ns
传播延迟(tpd)23.7 ns
认证状态Not Qualified
施密特触发器NO
座面最大高度0.5 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)0.8 V
标称供电电压 (Vsup)1.2 V
表面贴装YES
技术CMOS
温度等级AUTOMOTIVE
端子面层Tin (Sn)
端子形式NO LEAD
端子节距0.5 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度1 mm

文档预览

下载PDF文档
74AUP1G885
Low-power dual function gate
Rev. 9 — 31 January 2013
Product data sheet
1. General description
The 74AUP1G885 provides two functions in one device. The output state of the outputs
(1Y, 2Y) is determined by the inputs (A, B and C). The output 1Y provides the Boolean
function: 1Y = A
C. The output 2Y provides the Boolean function: 2Y = A
B + A
C.
Schmitt trigger action at all inputs makes the circuit tolerant to slower input rise and fall
times across the entire V
CC
range from 0.8 V to 3.6 V.
This device ensures a very low static and dynamic power consumption across the entire
V
CC
range from 0.8 V to 3.6 V.
This device is fully specified for partial power-down applications using I
OFF
. The I
OFF
circuitry disables the output, preventing a damaging backflow current through the device
when it is powered down.
2. Features and benefits
Wide supply voltage range from 0.8 V to 3.6 V
High noise immunity
Complies with JEDEC standards:
JESD8-12 (0.8 V to 1.3 V)
JESD8-11 (0.9 V to 1.65 V)
JESD8-7 (1.2 V to 1.95 V)
JESD8-5 (1.8 V to 2.7 V)
JESD8-B (2.7 V to 3.6 V)
ESD protection:
HBM JESD22-A114F Class 3A exceeds 5000 V
MM JESD22-A115-A exceeds 200 V
CDM JESD22-C101E exceeds 1000 V
Low static power consumption; I
CC
= 0.9
A
(maximum)
Latch-up performance exceeds 100 mA per JESD78 Class II
Inputs accept voltages up to 3.6 V
Low noise overshoot and undershoot < 10 % of V
CC
I
OFF
circuitry provides partial Power-down mode operation
Multiple package options
Specified from
40 C
to +85
C
and
40 C
to +125
C

74AUP1G885GT,115相似产品对比

74AUP1G885GT,115 74AUP1G885GN,115 74AUP1G885GF,115 74AUP1G885GM,125 74AUP1G885GD,125 74AUP1G885GS,115
描述 logic gates 1.8V low-pwr logic gates 4.6 V 20 mA logic gates 4.6 V 20 mA logic gates 1.8V low-pwr logic gates LO-pwr dual function gate logic gates 4.6 V 20 mA
Brand Name NXP Semiconduc NXP Semiconduc NXP Semiconduc NXP Semiconduc NXP Semiconduc NXP Semiconduc
是否Rohs认证 符合 符合 符合 符合 符合 符合
零件包装代码 SON SON SON QFN SON SON
包装说明 VSON, SOLCC8,.04,20 1.20 X 1 MM, 0.35 MM HEIGHT, SOT-1116, SON-8 1.35 X 1 MM, 0.50 MM HEIGHT, MO-252, SOT-1089, SON-8 VQCCN, LCC8,.06SQ,20 3 X 2 MM, 0.50 MM HEIGHT, 0.50 MM PITCH, PLASTIC, SOT996-2, SON-8 1.35 X 1 MM, 0.35 MM HEIGHT, 0.35 MM PITCH, SOT-1203, SON-8
针数 8 8 8 8 8 8
制造商包装代码 SOT833-1 SOT1116 SOT1089 SOT902-2 SOT996-2 SOT1203
Reach Compliance Code compli compli compli compli compli compli
Source Url Status Check Date - 2013-06-14 00:00:00 2013-06-14 00:00:00 - 2013-06-14 00:00:00 2013-06-14 00:00:00

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 261  287  2754  2374  1968  38  46  50  3  40 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved