电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V65603S150BQG

产品描述sram 9M zbt slow x36 P/L 3.3V
产品类别半导体    其他集成电路(IC)   
文件大小394KB,共26页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
标准  
下载文档 详细参数 全文预览

71V65603S150BQG在线购买

供应商 器件名称 价格 最低购买 库存  
71V65603S150BQG - - 点击查看 点击购买

71V65603S150BQG概述

sram 9M zbt slow x36 P/L 3.3V

71V65603S150BQG规格参数

参数名称属性值
ManufactureIDT (Integrated Device Technology)
产品种类
Product Category
SRAM
RoHSYes
封装 / 箱体
Package / Case
CABGA-165
系列
Packaging
Tray
工厂包装数量
Factory Pack Quantity
136

文档预览

下载PDF文档
256K x 36, 512K x 18
3.3V Synchronous ZBT™ SRAMs
ZBT™ Feature
3.3V I/O, Burst Counter
Pipelined Outputs
Features
IDT71V65603/Z
IDT71V65803/Z
Description
256K x 36, 512K x 18 memory configurations
Supports high performance system speed - 150MHz
(3.8ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read cycles
Internally synchronized output buffer enable eliminates the
need to control
OE
Single R/W (READ/WRITE) control pin
Positive clock-edge triggered address, data, and control signal
registers for fully pipelined applications
4-word burst capability (interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
Three chip enables for simple depth expansion
3.3V power supply (±5%)
3.3V I/O Supply (V
DDQ
)
Power down controlled by ZZ input
Packaged in a JEDEC standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch
ball grid array(fBGA).
The IDT71V65603/5803 are 3.3V high-speed 9,437,184-bit
(9 Megabit) synchronous SRAMS. They are designed to eliminate dead bus
cycles when turning the bus around between reads and writes, or writes and
reads. Thus, they have been given the name ZBT
TM
, or Zero Bus Turn-
around.
Address and control signals are applied to the SRAM during one clock
cycle, and two cycles later the associated data cycle occurs, be it read or write.
The IDT71V65603/5803 contain data I/O, address and control signal
registers. Output enable is the only asynchronous signal and can be used
to disable the outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V65603/5803
to be suspended as long as necessary. All synchronous inputs are ignored
when (CEN) is high and the internal device registers will hold their previous
values.
There are three chip enable pins (CE1, CE2,
CE2)
that allow the user
to deselect the device when desired. If any one of these three are not
asserted when ADV/LD is low, no new memory operation can be
initiated. However, any pending data transfers (reads or writes) will be
completed. The data bus will tri-state two cycles after chip is deselected
or a write is initiated.
The IDT71V65603/5803 have an on-chip burst counter. In the burst
mode, the IDT71V65603/5803 can provide four cycles of data for a
single address presented to the SRAM. The order of the burst
sequence is defined by the
LBO
input pin. The
LBO
pin selects
between linear and interleaved burst sequence. The ADV/LD signal is
used to load a new external address (ADV/LD = LOW) or increment
the internal burst counter (ADV/LD = HIGH).
The IDT71V65603/5803 SRAM utilize IDT's latest high-performance
CMOS process, and are packaged in a JEDEC Standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and 165 fine pitch ball grid array (fBGA) .
Pin Description Summary
A
0
-A
18
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance burst address / Load new address
Linear / Interleaved Burst Order
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Asynchronous
Synchronous
Static
Static
5304 tbl 01
ZBT and Zero Bus Turnaround are trademarks of Integrated Device Technology, Inc. and the architecture is supported by Micron Technology and Motorola, Inc.
OCTOBER 2008
DSC-5304/08
1
©2008 Integrated Device Technology, Inc.
请问香主:关于RTC报警中断的问题,急啊!
调试STM32的过程中使用了其内部的RTC报警中断,但是发现我已经按照datasheet中的设置要求,设置ALRE=1,通过NVIC_Init函数设置并使能RTCAlarm_IRQChannel中断向量。在调试的过程中,看到RTC ......
sddxmeng stm32/stm8
图文并茂 SD/TF卡 FAT文件系统彻底剖解(二)
图文并茂 SD/TF卡 FAT文件系统彻底剖解(二) http://blog.ednchina.com/singlechip/1844900/message.aspx ...
singlechip0 嵌入式系统
很好高精度电流检测电路的设计
高精度电流检测电路的设计...
tonytong 电源技术
关于J-LINK和JFLASH ARM的求助
通过J-link直接下载Hex文件到目标芯片怎么下?好像Keil里面没这个功能,只有源程序编译后下载。segger公司的jflash ARM 可以通过J-link直接下载Hex。但如果我的目标芯片jflash ARM 中不能找到 ......
whwshiyuan1984 stm32/stm8
手表蓝牙开发套件
上次发了一个蓝牙开发套件的图,TI的新货,发现还有一个:75897是一个模拟表盘加数显的,硬件上还是基于MSP430F5438A和CC2560。最有意思的是还是防水的,做电子的戴这样一个手表确实很好玩。价格 ......
wstt 微控制器 MCU
SHT21怎样才能进入休眠状态
有人知道SHT21怎样才能进入休眠状态啊,是不是不要测量的时候,它会自动进入休眠呢?...
yangting2523 DIY/开源硬件专区

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 35  1257  71  2907  1517  28  10  16  5  8 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved