电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

PHT11N06LT,135

产品描述PHT11N06LT - N-channel TrenchMOS logic level FET SC-73 4-Pin
产品类别分立半导体    晶体管   
文件大小57KB,共9页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
标准
下载文档 详细参数 全文预览

PHT11N06LT,135概述

PHT11N06LT - N-channel TrenchMOS logic level FET SC-73 4-Pin

PHT11N06LT,135规格参数

参数名称属性值
Brand NameNXP Semiconductor
是否Rohs认证符合
厂商名称NXP(恩智浦)
零件包装代码SC-73
针数4
制造商包装代码SOT223
Reach Compliance Codeunknown
ECCN代码EAR99
雪崩能效等级(Eas)60 mJ
外壳连接DRAIN
配置SINGLE WITH BUILT-IN DIODE
最小漏源击穿电压55 V
最大漏极电流 (Abs) (ID)4.9 A
最大漏极电流 (ID)4.9 A
最大漏源导通电阻0.04 Ω
FET 技术METAL-OXIDE SEMICONDUCTOR
最大反馈电容 (Crss)150 pF
JESD-30 代码R-PDSO-G4
JESD-609代码e3
湿度敏感等级1
元件数量1
端子数量4
工作模式ENHANCEMENT MODE
最高工作温度150 °C
封装主体材料PLASTIC/EPOXY
封装形状RECTANGULAR
封装形式SMALL OUTLINE
峰值回流温度(摄氏度)NOT SPECIFIED
极性/信道类型N-CHANNEL
功耗环境最大值8.3 W
最大功率耗散 (Abs)1.8 W
最大脉冲漏极电流 (IDM)19 A
认证状态Not Qualified
表面贴装YES
端子面层Matte Tin (Sn)
端子形式GULL WING
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
晶体管应用SWITCHING
晶体管元件材料SILICON
最大关闭时间(toff)210 ns
最大开启时间(吨)125 ns

PHT11N06LT,135文档预览

Philips Semiconductors
Product specification
TrenchMOS™ transistor
Logic level FET
GENERAL DESCRIPTION
N-channel enhancement mode
logic level field-effect power
transistor in a plastic envelope
suitable for surface mounting.
The device features very low
on-state resistance and has
integral zener diodes giving
ESD protection. It is intended for
use in DC-DC converters and
general purpose switching
applications.
PHT11N06LT
QUICK REFERENCE DATA
SYMBOL
V
DS
I
D
P
tot
T
j
R
DS(ON)
PARAMETER
Drain-source voltage
Drain current (DC) T
sp
= 25 ˚C
Drain current (DC) T
amb
= 25 ˚C
Total power dissipation
Junction temperature
Drain-source on-state
resistance
V
GS
= 5 V
MAX.
55
10.7
4.9
8.3
150
40
UNIT
V
A
A
W
˚C
mΩ
PINNING - SOT223
PIN
1
2
3
4
gate
drain
source
drain (tab)
DESCRIPTION
PIN CONFIGURATION
4
SYMBOL
d
g
s
1
2
3
LIMITING VALUES
Limiting values in accordance with the Absolute Maximum System (IEC 134)
SYMBOL
V
DS
V
DGR
±V
GS
I
D
I
D
I
DM
P
tot
T
stg
, T
j
PARAMETER
Drain-source voltage
Drain-gate voltage
Gate-source voltage
Drain current (DC)
Drain current (DC)
Drain current (pulse peak value)
Total power dissipation
Storage & operating temperature
CONDITIONS
-
R
GS
= 20 kΩ
-
T
sp
= 25 ˚C
T
amb
= 25 ˚C
T
sp
= 100 ˚C
T
amb
= 100 ˚C
T
sp
= 25 ˚C
T
amb
= 25 ˚C
T
sp
= 25 ˚C
T
amb
= 25 ˚C
-
MIN.
-
-
-
-
-
-
-
-
-
-
-
- 55
MAX.
55
55
13
10.7
4.9
7.5
3.4
42
19
8.3
1.8
150
UNIT
V
V
V
A
A
A
A
A
A
W
W
˚C
ESD LIMITING VALUE
SYMBOL
V
C
PARAMETER
Electrostatic discharge capacitor
voltage
CONDITIONS
Human body model
(100 pF, 1.5 kΩ)
MIN.
-
MAX.
2
UNIT
kV
January 1998
1
Rev 1.100
Philips Semiconductors
Product specification
TrenchMOS™ transistor
Logic level FET
THERMAL RESISTANCES
SYMBOL
R
th j-sp
R
th j-amb
PARAMETER
From junction to solder point
From junction to ambient
CONDITIONS
Mounted on any PCB
Mounted on PCB of Fig.18
TYP.
12
-
PHT11N06LT
MAX.
15
70
UNIT
K/W
K/W
STATIC CHARACTERISTICS
T
j
= 25˚C unless otherwise specified
SYMBOL
V
(BR)DSS
V
GS(TO)
I
DSS
I
GSS
±V
(BR)GSS
R
DS(ON)
PARAMETER
Drain-source breakdown
voltage
Gate threshold voltage
Zero gate voltage drain current
Gate source leakage current
CONDITIONS
V
GS
= 0 V; I
D
= 0.25 mA
T
j
= -55˚C
V
DS
= V
GS
; I
D
= 1 mA
T
j
= 150˚C
T
j
= -55˚C
V
DS
= 55 V; V
GS
= 0 V;
V
GS
=
±5
V
T
j
= 150˚C
T
j
= 150˚C
T
j
= 150˚C
MIN.
55
50
1.0
0.6
-
-
-
-
-
10
-
-
TYP.
-
-
1.5
-
-
0.05
-
0.02
-
-
30
-
MAX.
-
-
2.0
-
2.3
10
100
1
5
-
40
74
UNIT
V
V
V
V
V
µA
µA
µA
µA
V
mΩ
mΩ
Gate source breakdown voltage I
G
=
±1
mA
Drain-source on-state
V
GS
= 5 V; I
D
= 5 A
resistance
DYNAMIC CHARACTERISTICS
T
mb
= 25˚C unless otherwise specified
SYMBOL
g
fs
Q
g(tot)
Q
gs
Q
gd
C
iss
C
oss
C
rss
t
d on
t
r
t
d off
t
f
PARAMETER
Forward transconductance
Total gate charge
Gate-source charge
Gate-drain (Miller) charge
Input capacitance
Output capacitance
Feedback capacitance
Turn-on delay time
Turn-on rise time
Turn-off delay time
Turn-off fall time
CONDITIONS
V
DS
= 25 V; I
D
= 5 A; T
j
= 25˚C
I
D
= 9 A; V
DD
= 44 V; V
GS
= 5 V
MIN.
11
-
-
-
-
-
-
-
-
-
-
TYP.
19
17
3.5
10
1050
205
110
17
65
70
70
MAX.
-
-
-
-
1400
245
150
25
100
105
105
UNIT
S
nC
nC
nC
pF
pF
pF
ns
ns
ns
ns
V
GS
= 0 V; V
DS
= 25 V; f = 1 MHz
V
DD
= 30 V; I
D
= 9 A;
V
GS
= 5 V; R
G
= 10
Ω;
T
j
= 25˚C
REVERSE DIODE LIMITING VALUES AND CHARACTERISTICS
T
j
= -55 to 175˚C unless otherwise specified
SYMBOL
I
DR
I
DRM
V
SD
t
rr
Q
rr
PARAMETER
Continuous reverse drain
current
Pulsed reverse drain current
Diode forward voltage
Reverse recovery time
Reverse recovery charge
CONDITIONS
T
sp
= 25˚C
T
sp
= 25˚C
I
F
= 5 A; V
GS
= 0 V
I
F
= 5 A; -dI
F
/dt = 100 A/µs;
V
GS
= -10 V; V
R
= 30 V
MIN.
-
-
-
-
-
TYP.
-
-
0.85
45
.3
MAX.
10.7
40
1.1
-
-
UNIT
A
A
V
ns
µC
January 1998
2
Rev 1.100
Philips Semiconductors
Product specification
TrenchMOS™ transistor
Logic level FET
AVALANCHE LIMITING VALUE
SYMBOL
W
DSS
PARAMETER
Drain-source non-repetitive
unclamped inductive turn-off
energy
CONDITIONS
I
D
= 3.6 A; V
DD
25 V;
V
GS
= 5 V; R
GS
= 50
Ω;
T
sp
= 25 ˚C
MIN.
-
PHT11N06LT
TYP.
-
MAX.
60
UNIT
mJ
January 1998
3
Rev 1.100
Philips Semiconductors
Product specification
TrenchMOS™ transistor
Logic level FET
PHT11N06LT
120
110
100
90
80
70
60
50
40
30
20
10
0
PD%
Normalised Power Derating
1E+02
3E+01
1E+01
3E+00
1E+00
3E-01
1E-01
3E-02
Zth / (K/W)
BUK9840-55
0.5
0.2
0.1
0.05
0.02
P
D
t
p
p
D= t
T
T
0
1E-05
1E-03
t/s
1E-01
t
0
20
40
60
80
100
Tmb / C
120
140
1E-02
1E-07
1E+01
Fig.1. Normalised power dissipation.
PD% = 100
P
D
/P
D 25 ˚C
= f(T
sp
)
ID%
Normalised Current Derating
20
10
ID/A
Fig.4. Transient thermal impedance.
Z
th j-sp
= f(t); parameter D = t
p
/T
120
110
100
90
80
70
60
50
40
30
20
10
0
4
3.6
VGS/V =
3.4
15 5
3.2
10
3.0
2.8
5
2.6
2.4
2.2
0
2
4
6
8
10
0
20
40
60
80
Tmb / C
100
120
140
0
Fig.2. Normalised continuous drain current.
ID% = 100
I
D
/I
D 25 ˚C
= f(T
sp
); conditions: V
GS
5 V
Fig.5. Typical output characteristics, T
j
= 25 ˚C.
I
D
= f(V
DS
); parameter V
GS
RDS(ON)/mOhm
VGS/V =
3
BUKX840-55
80
100
ID/A
RDS(ON) = VDS/ID
10
tp =
1 us
10 us
100 us
1 ms
DC
1
10 ms
100 ms
30
70
60
3.2
50
3.4
3.6
4
5
40
0.1
0.1
1
VDS/V
10
55
20
0
5
10
ID/A
15
20
25
Fig.3. Safe operating area. T
sp
= 25 ˚C
I
D
& I
DM
= f(V
DS
); I
DM
single pulse; parameter t
p
Fig.6. Typical on-state resistance, T
j
= 25 ˚C.
R
DS(ON)
= f(I
D
); parameter V
GS
January 1998
4
Rev 1.100
Philips Semiconductors
Product specification
TrenchMOS™ transistor
Logic level FET
PHT11N06LT
20
ID/A
2.5
VGS(TO) / V
max.
BUK98xx-55
15
2
typ.
1.5
10
min.
1
Tj/C =
150
25
5
0.5
0
0
1
2
VGS/V
3
4
0
-100
-50
0
50
Tj / C
100
150
200
Fig.7. Typical transfer characteristics.
I
D
= f(V
GS
) ; conditions: V
DS
= 25 V; parameter T
j
Transconductance, gfs (S)
Fig.10. Gate threshold voltage.
V
GS(TO)
= f(T
j
); conditions: I
D
= 1 mA; V
DS
= V
GS
Sub-Threshold Conduction
25
1E-01
20
1E-02
2%
typ
98%
1E-03
15
1E-04
10
1E-05
5
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
Drain current, ID (A)
1E-05
0
0.5
1
1.5
2
2.5
3
Fig.8. Typical transconductance, T
j
= 25 ˚C.
g
fs
= f(I
D
); conditions: V
DS
= 25 V
Fig.11. Sub-threshold drain current.
I
D
= f(V
GS)
; conditions: T
j
= 25 ˚C; V
DS
= V
GS
2.5
2.5
a
BUK98XX-55
Rds(on) normalised to 25degC
2.0
2
Thousands pF
1.5
1.5
1.0
Ciss
1
0.5
0.5
-100
-50
0
50
Tmb / degC
100
150
200
0
0.01
Coss
Crss
0.1
1
VDS/V
10
100
Fig.9. Normalised drain-source on-state resistance.
a = R
DS(ON)
/R
DS(ON)25 ˚C
= f(T
j
); I
D
= 5 A; V
GS
= 5 V
Fig.12. Typical capacitances, C
iss
, C
oss
, C
rss
.
C = f(V
DS
); conditions: V
GS
= 0 V; f = 1 MHz
January 1998
5
Rev 1.100
求救 求救 485多路通信
要求:使用MCU内部的串口进行485协议转换,通过程序实现和远程传感器的通信,实现瓦斯浓度报警 CPU:LPC2292 接 光点传感器 用 4051和远程传感器通信~~~~ 请教高手帮忙啊~~~...
robber200011 嵌入式系统
无线遥控电路
该遥控资料里有许多不同控制,有多路 本帖最后由 linming123 于 2011-8-22 23:14 编辑 ]...
linming123 无线连接
DAS的发展趋势
目前DAS有些技术已有比较成熟的产品,并已得到了应用,如ABS、ESP等。还有些技术正处在发展的初级阶段或将要开发的过程中,见图6,如导航系统优化、动力制导系统和用户有好系统正在投入研究,在 ......
frozenviolet 汽车电子
STM32F103B8T6控制直流无刷电机
现在需要用STM32F103B8T6单片机控制直流无感无刷电机,要求控制方式为PWM控制,能通过控制占空比调节电机转速。求大神指教,我是小白...
哦吼吼 stm32/stm8
旧手机的新用法(7)- 开机自动启动服务器
默认情况下,termux不会自动运行,因此termux中的程序也不会运行,需要手动运行,这样会带来很多不便。为了能够在手机开机或重启后,自动运行服务器,我们还需要安装 Termux:boot。这个App可以 ......
dcexpert DIY/开源硬件专区
DIP封装
DIP封装 DIP封装(Dual In-line Package),也叫双列直插式封装技术,是一种最简单的封装方式.指采用双列直插形式封装的集成电路芯片,绝大多数中小规模集成电路均采用这种封装形式, DIP封装 ......
小赛跑跑 模拟电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2480  2584  1271  2792  1912  50  53  26  57  39 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved