电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1313CV18-200BZI

产品描述18-Mbit QDR™-II SRAM 4-Word Burst Architecture
文件大小431KB,共31页
制造商Cypress(赛普拉斯)
下载文档 全文预览

CY7C1313CV18-200BZI概述

18-Mbit QDR™-II SRAM 4-Word Burst Architecture

文档预览

下载PDF文档
CY7C1311CV18, CY7C1911CV18
CY7C1313CV18, CY7C1315CV18
18-Mbit QDR™-II SRAM 4-Word
Burst Architecture
Features
Configurations
CY7C1311CV18 – 2M x 8
CY7C1911CV18 – 2M x 9
CY7C1313CV18 – 1M x 18
CY7C1315CV18 – 512K x 36
Separate independent read and write data ports
Supports concurrent transactions
300 MHz clock for high bandwidth
4-word burst for reducing address bus frequency
Double Data Rate (DDR) interfaces on both read and write ports
(data transferred at 600 MHz) at 300 MHz
Two input clocks (K and K) for precise DDR timing
SRAM uses rising edges only
Two input clocks for output data (C and C) to minimize clock
skew and flight time mismatches
Echo clocks (CQ and CQ) simplify data capture in high-speed
systems
Single multiplexed address input bus latches address inputs
for both read and write ports
Separate port selects for depth expansion
Synchronous internally self-timed writes
QDR™-II operates with 1.5 cycle read latency when the Delay
Lock Loop (DLL) is enabled
Operates as a QDR-I device with 1 cycle read latency in DLL
off mode
Available in x 8, x 9, x 18, and x 36 configurations
Full data coherency, providing most current data
Core V
DD
= 1.8 (±0.1V); IO V
DDQ
= 1.4V to V
DD
Available in 165-Ball FBGA package (13 x 15 x 1.4 mm)
Offered in both Pb-free and non Pb-free packages
Variable drive HSTL output buffers
JTAG 1149.1 compatible test access port
Delay Lock Loop (DLL) for accurate data placement
Functional Description
The CY7C1311CV18, CY7C1911CV18, CY7C1313CV18, and
CY7C1315CV18 are 1.8V Synchronous Pipelined SRAMs,
equipped with QDR™-II architecture. QDR-II architecture
consists of two separate ports: the read port and the write port to
access the memory array. The read port has dedicated data
outputs to support read operations and the write port has
dedicated data inputs to support write operations. QDR-II
architecture has separate data inputs and data outputs to
completely eliminate the need to “turn-around” the data bus
required with common IO devices. Access to each port is
accomplished through a common address bus. Addresses for
read and write addresses are latched on alternate rising edges
of the input (K) clock. Accesses to the QDR-II read and write
ports are completely independent of one another. In order to
maximize data throughput, both read and write ports are
provided with DDR interfaces. Each address location is
associated with four 8-bit words (CY7C1311CV18) or 9-bit words
(CY7C1911CV18) or 18-bit words (CY7C1313CV18) or 36-bit
words (CY7C1315CV18) that burst sequentially into or out of the
device. Because data can be transferred into and out of the
device on every rising edge of both input clocks (K and K and C
and C), memory bandwidth is maximized while simplifying
system design by eliminating bus “turn-arounds”.
Depth expansion is accomplished with port selects, which
enables each port to operate independently.
All synchronous inputs pass through input registers controlled by
the K or K input clocks. All data outputs pass through output
registers controlled by the C or C (or K or K in a single clock
domain) input clocks. Writes are conducted with on-chip
synchronous self-timed write circuitry.
Selection Guide
300 MHz
Maximum Operating Frequency
Maximum Operating Current
x8
x9
x18
x36
300
765
800
840
985
278 MHz
278
720
730
760
910
250 MHz
250
665
675
705
830
200 MHz
200
560
570
590
675
167 MHz
167
495
490
505
570
Unit
MHz
mA
Cypress Semiconductor Corporation
Document Number: 001-07165 Rev. *C
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised September 26, 2007
[+] Feedback
出闲置组态王加密狗
组态王开发版,版本6.55,点数256 有意请联系QQ:244683183 ...
wrtrry 淘e淘
2015年5月版主芯币奖励公告
根据 EEWORLD版主规则及版主操作手册https://bbs.eeworld.com.cn/thread-370268-1-1.html2015年5月获得奖励版主名单如下: 200264 连续半年月版主管理积分不足60或未参与论坛管理的版主将 ......
eric_wang 为我们提建议&公告
把文件读成二进制流再把图片转换成屏幕上
void read_from_binary_file(char * instream, int & count) { int size=0; long curpos; FILE *fp=NULL; if((fp=fopen("Storage Card\\in1.bmp","rb"))!=NULL) { printf("Open ......
vv0147 嵌入式系统
关于在应用层调用DeviceIoControld的问题
在驱动程序里面,在XXX_IOControl()里面定义的...IOCTL_POWER_OFF...,我在应用程序里面,用DeviceIoControl(hFile,IOCTL_POWER_OFF,NULL,0,NULL,0,NULL,NULL)....结果程序报错: 'IOCTL_POW ......
cashkan 嵌入式系统
帮我看看这个电路
帮我看看这个电路,怎么回没有放大信号哪,我在mutisim仿真软件中的仿真效果,很好,但是做出电路板后,怎么也调不出来。S+和S-是差分输入信号,ADC是输出后的放大信号...
wzq204 模拟电子
具有记忆功能的可编程计数控制器
一.概述:脉冲计数控制器的用途非常广泛,它可对许多物理量转换后的脉冲进行计数并输出控制信号,由单片机构成的可编程脉冲计数器应用则更灵活,计数脉冲的设置随时都可被用户编程(修改),并 ......
rain 单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2926  2647  1373  2296  2576  46  42  17  59  41 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved