电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1276V18-400BZC

产品描述36-Mbit QDR™-II SRAM 4-Word Burst Architecture (2.5 Cycle Read Latency)
文件大小1MB,共28页
制造商Cypress(赛普拉斯)
下载文档 全文预览

CY7C1276V18-400BZC概述

36-Mbit QDR™-II SRAM 4-Word Burst Architecture (2.5 Cycle Read Latency)

文档预览

下载PDF文档
CY7C1261V18
CY7C1276V18
CY7C1263V18
CY7C1265V18
36-Mbit QDR™-II+ SRAM 4-Word
Burst Architecture (2.5 Cycle Read Latency)
Features
• Separate independent read and write data ports
— Supports concurrent transactions
300 MHz to 400 MHz clock for high bandwidth
4-Word Burst for reducing address bus frequency
Double Data Rate (DDR) interfaces on both read and write
ports (data transferred at 800 MHz) at 400 MHz
Read latency of 2.5 clock cycles
Two input clocks (K and K) for precise DDR timing
— SRAM uses rising edges only
Echo clocks (CQ and CQ) simplify data capture in
high-speed systems
Single multiplexed address input bus latches address inputs
for both read and write ports
Separate Port Selects for depth expansion
Data valid pin (QVLD) to indicate valid data on the output
Synchronous internally self-timed writes
Available in x8, x9, x18, and x36 configurations
Full data coherency providing most current data
Core V
DD
= 1.8V ± 0.1V; IO V
DDQ
= 1.4V to V
DD[1]
HSTL inputs and Variable drive HSTL output buffers
Available in 165-ball FBGA package (15 x 17 x 1.4 mm)
Offered in both Pb-free and non Pb-free packages
JTAG 1149.1 compatible test access port
Delay Lock Loop (DLL) for accurate data placement
Functional Description
The CY7C1261V18, CY7C1276V18, CY7C1263V18, and
CY7C1265V18 are 1.8V Synchronous Pipelined SRAMs,
equipped with Quad Data Rate-II+ (QDR-II+) architecture.
QDR-II+ architecture consists of two separate ports to access
the memory array. The read port has dedicated data outputs
to support read operations and the write port has dedicated
data inputs to support write operations. QDR-II+ architecture
has separate data inputs and data outputs to completely
eliminate the need to “turn around” the data bus required with
common IO devices. Each port is accessed through a common
address bus. Addresses for read and write addresses are
latched on alternate rising edges of the input (K) clock.
Accesses to the QDR-II+ read and write ports are completely
independent of one another. To maximize data throughput,
both read and write ports are equipped with Double Data Rate
(DDR) interfaces. Each address location is associated with
four
8-bit
words
(CY7C1261V18),
9-bit
words
(CY7C1276V18), 18-bit words (CY7C1263V18), or 36-bit
words (CY7C1265V18) that burst sequentially into or out of the
device. Because data can be transferred into and out of the
device on every rising edge of both input clocks (K and K),
memory bandwidth is maximized while simplifying system
design by eliminating bus “turn-arounds”.
Depth expansion is accomplished with Port Selects for each
port. Port selects enable each port to operate independently.
All synchronous inputs pass through input registers controlled
by the K or K input clocks. All data outputs pass through output
registers controlled by the K or K input clocks. Writes are
conducted with on-chip synchronous self-timed write circuitry.
Configurations
With Read Cycle Latency of 2.0 cycles:
CY7C1261V18 – 4M x 8
CY7C1276V18 – 4M x 9
CY7C1263V18 – 2M x 18
CY7C1265V18 – 1M x 36
Selection Guide
400 MHz
Maximum Operating Frequency
Maximum Operating Current
400
1330
375 MHz
375
1240
333 MHz
333
1120
300 MHz
300
1040
Unit
MHz
mA
Note
1. The QDR consortium specification for V
DDQ
is 1.5V + 0.1V. The Cypress QDR devices exceed the QDR consortium specification and are capable of supporting
V
DDQ
= 1.4V to V
DD
.
Cypress Semiconductor Corporation
Document Number: 001-06366 Rev. *C
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised May 14, 2007
[+] Feedback

推荐资源

嵌入式系统PDA智能手机设计方案(一)
随着手持通信设备市场的快速发展,手机的功能逐渐增多。现在手机已经不只是用于语音通信的手持设备,而成为集成了短信、彩信、上网以及移动办公等附加功能的嵌入式通信平台。   集成了 ......
rdeasy 嵌入式系统
有多少人愿意选择智能家居?
欢迎大家讨论...
小瑞 工业自动化与控制
关于驱动程序的徽标认证
各位大大 我写了个驱动程序,想研究一下如何通过Windows的徽标认证,所以就去载了 WLK用于测试 以前微软提供的是HCT测试工具,通过它的测试,就可以提交给微软进行认证。但是现在说是统一 ......
chinapres 嵌入式系统
高分子导电膜的工艺优势介绍
PCB孔金属化流程,是产生废水最多的工序之一,传统的PTH流程产生的络合铜离子废水最难处理。而大量使用甲醛对现场工人又非常有害,还有大量的有机废水需要处理。和传统的PTH工艺相比较赛可特高 ......
方学放 PCB设计
帮忙看下这个充电电路的思路
本帖最后由 stm32f103vct6 于 2018-1-7 21:42 编辑 正常情况S往D方向充电。当三极管G基极断开时候,铅酸蓄电池的电流从D往S流。蓄电池的输出电流是如何控制大小的?蓄电池充电电压27V,蓄电 ......
stm32f103vct6 电源技术
哪里有采控模块开发的资料和论坛啊?
现在需要转型开发与BA、机房设备的开发,需要利用采控模块获取一些设备的数字信号。不知道从哪下手啊,请各位帮忙...
韩竞航 嵌入式系统

热门文章更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2353  559  394  474  2297  48  12  8  10  47 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved