电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

FTS88130-25C4M

产品描述Standard SRAM, 128KX8, 25ns, CMOS, CDIP32, 0.400 INCH, CERAMIC PACKAGE-32
产品类别存储    存储   
文件大小1MB,共15页
制造商Force Technologies Ltd
下载文档 详细参数 全文预览

FTS88130-25C4M概述

Standard SRAM, 128KX8, 25ns, CMOS, CDIP32, 0.400 INCH, CERAMIC PACKAGE-32

FTS88130-25C4M规格参数

参数名称属性值
零件包装代码DIP
包装说明DIP,
针数32
Reach Compliance Codeunknown
ECCN代码3A001.A.2.C
Is SamacsysN
最长访问时间25 ns
JESD-30 代码R-CDIP-T32
内存密度1048576 bit
内存集成电路类型STANDARD SRAM
内存宽度8
功能数量1
端子数量32
字数131072 words
字数代码128000
工作模式ASYNCHRONOUS
最高工作温度125 °C
最低工作温度-55 °C
组织128KX8
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码DIP
封装形状RECTANGULAR
封装形式IN-LINE
并行/串行PARALLEL
认证状态Not Qualified
座面最大高度5.89 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装NO
技术CMOS
温度等级MILITARY
端子形式THROUGH-HOLE
端子节距2.54 mm
端子位置DUAL
Base Number Matches1

文档预览

下载PDF文档
128Kx8 High Speed SRAM
FTS88130
FEATURES
High Speed (Equal Access and Cycle Times)
— 15/20/25/35 ns (Commercial)
— 20/25/35/45 ns (Industrial)
— 20/25/35/45/55/70/85/100/120 ns (Military)
Single 5 Volts ±10% Power Supply
Easy Memory Expansion Using
CE
1,
CE
2
and
OE
Inputs
Common Data I/O
Three-State Outputs
Fully TTL Compatible Inputs and Outputs
Advanced CMOS Technology
Fast t
OE
Automatic Power Down
Packages
—32-Pin 300 mil DIP and SOJ
—32-Pin 400 mil SOJ
—32-Pin 600 mil Ceramic DIP
—32-Pin 400 mil Ceramic DIP
—32-Pin Solder Seal Flatpack
—32-Pin LCC (400 x
820
mil)
[Two-Sided]
—32-Pin Ceramic SOJ
DESCRIPTION
The
FT88130
is a 1,048,576-bit high-speed CMOS
static RAM organized as 128Kx8. The CMOS memory
requires no clocks or refreshing, and has equal access
and cycle times. Inputs are fully TTL-compatible. The
RAM operates from a single 5V±10% tolerance power
supply.
Access times of 15 nanoseconds permit greatly en-
hanced system operating speeds. CMOS is utilized to
reduce power consumption to a low level. The
FTS88130
is a member of a family of
FT SRAM
products offer-
ing fast access times.
The
FTS88130
device provides asynchronous opera-
tions with matching access and cycle times. Memory
locations are specified on address pins A
0
to A
16
.
Reading is accomplished by device selection (CE
1
low
and CE
2
high) and output enabling (OE) while write
enable (WE) remains HIGH. By presenting the ad-
dress under these conditions, the data in the ad-
dressed memory location is presented on the data
input/output pins. The input/output pins stay in the
HIGH Z state when either
CE
1
or
OE
is HIGH or
WE
or CE
2
is LOW.
FUNCTIONAL BLOCK DIAGRAM
PIN CONFIGURATION
DIP (P300, C10, C11),
SOJ (J300, J400, CJ),
SOLDER SEAL
FLATPACK (FS-3) SIMILAR
LCC (L6)
1

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 825  1506  1103  2590  1266  17  31  23  53  26 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved