电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72V3636L10PFG8

产品描述FIFO, 512X36, 6.5ns, Synchronous, CMOS, PQFP128, TQFP-128
产品类别存储    存储   
文件大小322KB,共36页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

IDT72V3636L10PFG8概述

FIFO, 512X36, 6.5ns, Synchronous, CMOS, PQFP128, TQFP-128

IDT72V3636L10PFG8规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
零件包装代码QFP
包装说明TQFP-128
针数128
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间6.5 ns
其他特性AUTO POWER DOWN; MAILBOX
周期时间10 ns
JESD-30 代码R-PQFP-G128
JESD-609代码e3
长度20 mm
内存密度18432 bit
内存宽度36
湿度敏感等级3
功能数量1
端子数量128
字数512 words
字数代码512
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织512X36
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码LFQFP
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE, FINE PITCH
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)3.45 V
最小供电电压 (Vsup)3.15 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层MATTE TIN
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
3.3 VOLT CMOS TRIPLE BUS
SyncFIFO
TM
WITH BUS-MATCHING
256 x 36 x 2, 512 x 36 x 2,
1,024 x 36 x 2
.EATURES:
IDT72V3626
IDT72V3636
IDT72V3646
Memory storage capacity:
IDT72V3626–256 x 36 x 2
IDT72V3636–512 x 36 x 2
IDT72V3646–1,024 x 36 x 2
Clock frequencies up to 100 MHz (6.5ns access time)
Two independent FIFOs buffer data between one bidirectional
36-bit port and two unidirectional 18-bit ports (Port C receives
and Port B transmits)
18-bit (word) and 9-bit (byte) bus sizing of 18 bits (word) on
Ports B and C
Select IDT Standard timing (using
EFA, EFB, FFA,
and
FFC
flag
functions) or First Word Fall Through Timing (using ORA, ORB,
IRA, and IRC flag functions)
Programmable Almost-Empty and Almost-Full flags; each has
three default offsets (8, 16 and 64)
Serial or parallel programming of partial flags
Big- or Little-Endian format for word and byte bus sizes
Master Reset clears data and configures FIFO, Partial Reset
clears data but retains configuration settings
Mailbox bypass registers for each FIFO
Free-running CLKA, CLKB and CLKC may be asynchronous or
coincident (simultaneous reading and writing of data on a single
clock edge is permitted)
Auto power down minimizes power dissipation
Available in a space-saving 128-pin Thin Quad Flatpack (TQFP)
Pin and functionally compatible versions of 5V operating
IDT723626/723636/723646
°
°
Industrial temperature range (–40°C to +85°C) is available
.UNCTIONAL BLOCK DIAGRAM
MBF1
Mail 1
Register
Output Bus-
Matching
Input
Register
36
RAM ARRAY
256 x 36
512 x 36
1,024 x 36
36
Output
Register
CLKA
CSA
W/RA
ENA
MBA
MRS1
PRS1
Port-A
Control
Logic
18
B
0
-B
17
FIFO1,
Mail1
Reset
Logic
36
Port-B
Control
Logic
Write
Pointer
Read
Pointer
CLKB
RENB
CSB
MBB
SIZEB
FFA/IRA
AFA
SPM
FS0/SD
FS1/SEN
A
0
-A
35
EFA/ORA
AEA
FIFO1
Status Flag
Logic
Common
Port
Control
Logic
(B and C)
EFB/ORB
AEB
Programmable Flag
Offset Registers
10
FIFO2
Timing
Mode
BE
Status Flag
Logic
Read
Pointer
Write
Pointer
FIFO2,
Mail2
Reset
Logic
FWFT
FFC/IRC
AFC
MRS2
PRS2
36
Input
Register
36
RAM ARRAY
Input Bus-
Matching
Output
Register
256 x 36
512 x 36
1,024 x 36
Mail 2
Register
36
18
C
0
-C
17
CLKC
WENC
MBC
SIZEC
4665 drw01
Port-C
Control
Logic
MBF2
IDT, the IDT logo are registered trademarks of Integrated Device Technology, Inc. SyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL TEMPERATURE RANGE
AUGUST 2001
DSC-4665/4
1
2001 Integrated Device Technology, Inc. All right reserved. Product specifications subject to change without notice.

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2100  1033  2823  2176  1849  43  21  57  44  38 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved