电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

EDI88512LPA25N36B

产品描述Standard SRAM, 512KX8, 25ns, CMOS, CDSO36, CERAMIC, SOJ-36
产品类别存储    存储   
文件大小1MB,共10页
制造商Microsemi
官网地址https://www.microsemi.com
下载文档 详细参数 全文预览

EDI88512LPA25N36B概述

Standard SRAM, 512KX8, 25ns, CMOS, CDSO36, CERAMIC, SOJ-36

EDI88512LPA25N36B规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Microsemi
零件包装代码SOJ
包装说明CERAMIC, SOJ-36
针数36
Reach Compliance Codeunknown
ECCN代码3A001.A.2.C
最长访问时间25 ns
其他特性TTL COMPATIBLE INPUTS/OUTPUTS
JESD-30 代码R-CDSO-J36
长度23.622 mm
内存密度4194304 bit
内存集成电路类型STANDARD SRAM
内存宽度8
功能数量1
端子数量36
字数524288 words
字数代码512000
工作模式ASYNCHRONOUS
最高工作温度125 °C
最低工作温度-55 °C
组织512KX8
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码SOJ
封装形状RECTANGULAR
封装形式SMALL OUTLINE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
筛选级别MIL-STD-883
座面最大高度3.937 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子形式J BEND
端子节距1.27 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度11.1506 mm

文档预览

下载PDF文档
EDI88512CA
512Kx8 Monolithic SRAM, SMD 5962-95600
FEATURES

Access Times of 15, 17, 20, 25, 35, 45, 55ns

Data Retention Function (LPA version)

TTL Compatible Inputs and Outputs

Fully Static, No Clocks

Organized as 512Kx8

Commercial, Industrial and Military Temperature Ranges

32 lead JEDEC Approved Evolutionary Pinout
• Ceramic Sidebrazed 600 mil DIP (Package 9)
• Ceramic Sidebrazed 400 mil DIP (Package 326)
• Ceramic 32 pin Flatpack (Package 344)
• Ceramic Thin Flatpack (Package 321)
• Ceramic SOJ (Package 140)

36 lead JEDEC Approved Revolutionary Pinout
• Ceramic Flatpack (Package 316)
• Ceramic SOJ (Package 327)
• Ceramic LCC (Package 502)

Single +5V (±10%) Supply Operation
*This product is subject to change without notice.
The EDI88512CA is a 4 megabit Monolithic CMOS Static RAM.
The 32 pin DIP pinout adheres to the JEDEC evolutionary standard
for the four megabit device. All 32 pin packages are pin for pin
upgrades for the single chip enable 128K x 8, the EDI88128CS.
Pins 1 and 30 become the higher order addresses.
The 36 pin revolutionary pinout also adheres to the JEDEC
standard for the four megabit device. The center pin power and
ground pins help to reduce noise in high performance systems.
The 36 pin pinout also allows the user an upgrade path to the
future 2Mx8.
A Low Power version with Data Retention (EDI88512LPA) is
also available for battery backed applications. Military product is
available compliant to Appendix A of MIL-PRF-38535.
FIGURE 1 – PIN CONFIGURATION
I/O
0-7
A0
-18
WE#
CS#
OE#
PIN DESCRIPTION
Data Inputs/Outputs
Address Inputs
Write Enables
Chip Selects
Output Enable
Power (+5V ±10%)
Ground
Not Connected
36 PIN
TOP VIEW
A0
A1
A2
A3
A4
CS#
I/O0
I/O1
Vcc
Vss
I/O2
I/O3
WE#
A5
A6
A7
A8
A9
1
2
3
4
5
6
7
8
36 pin
9
10
Revolutionary
11
12
13
14
15
16
17
18
36
35
34
33
32
31
30
29
28
27
26
25
24
23
22
21
20
19
NC
A18
A17
A16
A15
OE#
I/O7
I/O6
Vss
Vcc
I/O5
I/O4
A14
A13
A12
A11
A10
NC
A18
A16
A14
A12
A7
A6
A5
A4
A3
A2
A1
A0
I/O0
I/O1
I/O2
Vss
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
32 PIN
TOP VIEW
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
Vcc
A15
A17
WE#
A13
A8
A9
A11
OE#
A10
CS#
I/O7
I/O6
I/O5
I/O4
I/O3
V
CC
V
SS
NC
BLOCK DIAGRAM
Memory Array
32 pin
Evolutionary
A
0-18
Address
Buffer
Address
Decoder
I/O
Circuits
I/O
0-7
WE#
CS#
OE#
Microsemi Corporation reserves the right to change products or specifications without notice.
February 2011
Rev. 13
© 2011 Microsemi Corporation. All rights reserved.
1
Microsemi Corporation • (602) 437-1520 • www.whiteedc.com
www.microsemi.com

推荐资源

热门文章更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2479  900  2519  2524  578  50  19  51  12  44 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved