电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SSTE32882HLBAKG

产品描述CABGA-176, Tray
产品类别逻辑    逻辑   
文件大小1MB,共74页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

SSTE32882HLBAKG在线购买

供应商 器件名称 价格 最低购买 库存  
SSTE32882HLBAKG - - 点击查看 点击购买

SSTE32882HLBAKG概述

CABGA-176, Tray

SSTE32882HLBAKG规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅不含铅
是否Rohs认证符合
零件包装代码CABGA
包装说明BGA, BGA176,11X20,25
针数176
制造商包装代码AKG176
Reach Compliance Codecompliant
ECCN代码EAR99
系列SSTE
输入调节DIFFERENTIAL MUX
JESD-30 代码R-PBGA-B176
JESD-609代码e1
逻辑集成电路类型PLL BASED CLOCK DRIVER
湿度敏感等级3
功能数量1
反相输出次数
端子数量176
实输出次数4
最高工作温度70 °C
最低工作温度
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA176,11X20,25
封装形状RECTANGULAR
封装形式GRID ARRAY
峰值回流温度(摄氏度)260
电源1.35/1.5 V
认证状态Not Qualified
最大供电电压 (Vsup)1.451 V
最小供电电压 (Vsup)1.282 V
标称供电电压 (Vsup)1.35 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Silver/Copper (Sn/Ag/Cu)
端子形式BALL
端子节距0.635 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
Base Number Matches1

文档预览

下载PDF文档
DATASHEET
1.35V/1.5V REGISTERING CLOCK DRIVER WITH PARITY TEST
AND QUAD CHIP SELECT
SSTE32882HLB
Description
This 28-bit 1:2, or 26-bit 1:2 and 4-bit 1:1, registering clock
driver with parity is designed for 1.35V and 1.5V V
DD
operation.
All inputs are 1.35V and 1.5V CMOS compatible, except the
reset (RESET) and MIRROR inputs which are LVCMOS. All
outputs are 1.35V and 1.5V CMOS edge-controlled drivers
optimized to drive single terminated 25 to 50 traces in DDR3
RDIMM applications, except the open-drain error (ERROUT)
output. The clock outputs (Yn and Yn) and control net outputs
QnCKEn, QnCSn and QnODTn are designed with a different
strength and skew to compensate for different loading and
equalize signal travel speed.
The SSTE32882HLB has two basic modes of operation
associated with the Quad Chip Select Enable (QCSEN) input.
When the QCSEN input pin is open (or pulled high), the
component has two chip select inputs, DCS0 and DCS1, and two
copies of each chip select output, QACS0, QACS1, QBCS0 and
QBCS1. This is the "QuadCS disabled" mode. When the
QCSEN input pin is pulled low, the component has four chip
select inputs DCS[3:0], and four chip select outputs, QCS[3:0].
This is the "QuadCS enabled" mode. Through the remainder of
this specification, DCS[n:0] will indicate all of the chip select
inputs, where n=1 for QuadCS disabled, and n=3 for QuadCS
enabled. QxCS[n:0] will indicate all of the chip select outputs.
The SSTE32882HLB includes a high-performance, low-jitter,
low-skew buffer that distributes a differential clock input (CK
and CK) to four differential pairs of clock outputs (Yn and Yn),
and to one differential pair of feedback clock outputs (FBOUT
and FBOUT). The clock outputs are controlled by the input
clocks (CK and CK), the feedback clocks (FBIN and FBIN), and
the analog power inputs (AV
DD
and AV
SS
). When AV
DD
is
grounded, the PLL is turned off and bypassed for test purposes.
The SSTE32882HLB operates from a differential clock (CK and
CK). Data are registered at the crossing of CK going high, and
CK going low. The data is either driven to the corresponding
device outputs if exactly one of the DCS[n:0] input signals is
driven low.
Based on the control register settings, the device can change its
output characterisitics to match different DIMM net topologies.
The timing can be changed to compensate for different flight time
of signals within the target application. By disabling unused
outputs the power consumption is reduced.
The SSTE32882HLB accepts a parity bit from the memory
controller on the parity (PAR_IN) input, compares it with the data
received on the DIMM-independent data inputs (DAn, DBAn,
DRAS, DCAS, and DWE), and indicates whether a parity error
has occurred on the open-drain ERROUT pin (active low). The
convention is even parity; i.e., valid parity is defined as an even
number of ones across the DIMM-independent data inputs
combined with the parity input bit. To calculate parity, all
DIMM-independent D-inputs must be tied to a known logic state.
The DIMM-dependent signals (DCKEn, DODTn, and DCSn) are
not included in the parity check computation.
To ensure defined outputs from the register before a stable clock
has been supplied, RESET must be held in the low state during
power-up.
The SSTE32882HLB is available in a 176-ball BGA with
0.65mm ball pitch in a 11 x 20 grid. It is also available in a
176-ball Thin-Profile Fine-Pitch BGA with 0.65mm ball pitch in
an 8x22 grid. The device pinout supports outputs on the outer two
left and right columns to support easy DIMM signal routing.
Corresponding inputs are placed in a-way that two devices can be
placed back-to-back for four Rank modules while the data inputs
share the same vias. Each input and output is located close to an
associated no ball position or on the outer two rows to allow low
cost via technology combined with the small 0.65mm ball pitch.
1.35V/1.5V REGISTERING CLOCK DRIVER WITH PARITY TEST AND QUAD CHIP SELECT
1
SSTE32882HLB
7201/14
Spartan-6 FPGA 嵌入式套件产品信息简介
利用 FPGA 实现嵌入式处理已经成为越来越多的应用中不可或缺的一部分,如工业网络和视频应用以及工业与航空航天和军用产品市场上的闭环控制系统。并行处理性能,设计重用,设计风险和产品过时的 ......
心仪 FPGA/CPLD
EEWORLD大学堂----WiLink 8Q解决方案:汽车高性能连接
WiLink 8Q解决方案:汽车高性能连接:https://training.eeworld.com.cn/course/391...
chenyy 汽车电子
FPGA精华学习资源推荐(二)--Verlog编程语言,学习FPGA必备
FPGA精华学习资源推荐(二)--Verlog编程语言,学习FPGA必备 FPGA从诞生以来经历了从配角到主角的转变,FPGA主要用于取代复杂的逻辑电 路,现在重点强调平台概念,当集成数字信号处理器、 ......
tiankai001 下载中心专版
做数字还是模拟的困惑?
各位做过模拟设计的工程师们,你们跳槽后一般工资会翻倍吗?我有个同学,做数字设计的,跳槽之后工资是原来的2-3倍呢?到底是琢磨你有前途还是数字有前途啊?...
小丸子 模拟电子
POP28335硬件电路讲解
POP28335硬件电路讲解 333413 333414 ...
Jacktang 微控制器 MCU
实时频谱分析在EMI诊断中的应用
频谱分析仪是电磁干扰(EMI)的测试、诊断和故障检修中用途最广的一种工具。本篇文章将重点突出频谱分析仪在EMI应用的广阔范围内作为诊断测试仪器的多用性。频谱分析仪对于一个电磁兼容(EMC) ......
404846547 模拟电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 172  2405  2495  686  648  4  49  51  14  27 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved