电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

HYM72V756431LTH-10S

产品描述Synchronous DRAM Module, 64MX72, 6ns, CMOS, DIMM-168
产品类别存储    存储   
文件大小310KB,共14页
制造商SK Hynix(海力士)
官网地址http://www.hynix.com/eng/
下载文档 详细参数 全文预览

HYM72V756431LTH-10S概述

Synchronous DRAM Module, 64MX72, 6ns, CMOS, DIMM-168

HYM72V756431LTH-10S规格参数

参数名称属性值
厂商名称SK Hynix(海力士)
零件包装代码DIMM
包装说明,
针数168
Reach Compliance Codeunknown
ECCN代码EAR99
访问模式FOUR BANK PAGE BURST
最长访问时间6 ns
JESD-30 代码R-XDMA-N168
内存密度4831838208 bit
内存集成电路类型SYNCHRONOUS DRAM MODULE
内存宽度72
功能数量1
端口数量1
端子数量168
字数67108864 words
字数代码64000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织64MX72
封装主体材料UNSPECIFIED
封装形状RECTANGULAR
封装形式MICROELECTRONIC ASSEMBLY
认证状态Not Qualified
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装NO
技术CMOS
温度等级COMMERCIAL
端子形式NO LEAD
端子位置DUAL

文档预览

下载PDF文档
64Mx72 bit SDRAM Unbuffered DIMM H-series
PC/100 SDRAM Specification Supporting
based on 32Mx8 SDRAM, LVTTL, 4-Banks & 8K Refresh
HYM72V756431
DESCRIPTION
PRELIMINARY
Rev 0.1
The HYM72V756431 H-series are high speed 3.3-Volt synchronous dynamic RAM Modules composed of
eighteen 32Mx8 bit Synchronous DRAMs in 54-pin TSOPII and 8-pin TSSOP 2K bit E
2
PROM on a 168-pin
glass-epoxy printed circuit board. One 0.33µF and one 0.1µF decoupling capacitors per each SDRAM are
mounted on the module.
The HYM72V756431 H-series are gold plated socket type Dual In-line Memory Modules suitable for easy
interchange and addition of 512M bytes memory. All addresses, data and control inputs are latched on the
rising edge of the master clock input. The data paths are internally pipelined to achieve very high
bandwidths.
FEATURES
1.375” (34.93mm) PCB Height
168-Pin Unbuffered DIMM with Double Sided
ECC support
One 0.33µF and one 0.1µF decoupling
capacitors adopted
Serial Presence Detect with Serial E
2
PROM
Meets all the other JEDEC specifications
Single 3.3V±0.3V power supply
All device pins are LVTTL compatible
8192 refresh cycles / 64ms
Fully synchronous ; all inputs referenced to
positive edge of system clock
Dual or Quad internal banks with single pulsed
/RAS
Auto precharge/precharge all banks by A
10
flag
Possible to assert random column address
every clock cycle
Interleaved auto refresh mode
Programmable burst lengths and sequences
- 1,2,4,8,full page for Sequential type
- 1,2,4,8 for Interleave type
Programmable /CAS latency ; 2,3 clocks
Support clock suspend/power down mode by
CKE0, CKE1
Data mask function by DQM
Mode register set programming
Burst termination command
Self refresh provides minimum power, full
internal refresh control
ORDERING INFORMATION
Part No.
HYM72V756431TH-8
HYM72V756431TH-10P
HYM72V756431TH-10S
HYM72V756431LTH-8
HYM72V756431LTH-10P
HYM72V756431LTH-10S
Clock
Frequency
Power
PCB
Height
Package
Based Comp. Part No
HY57V2578020TC-8
HY57V2578020TC-10P
HY57V2578020TC-10S
HY57V2578020LTC-8
HY57V2578020LTC-10P
HY57V2578020LTC-10S
125MHz
100MHz
100MHz
125MHz
100MHz
100MHz
Normal
1.375
Low
Power
TSOPII
This document is a general product description and is subject to change without notice. Hyundai Electronics does not assume
any responsibility for use of circuits described. No patent licenses are implied.
Rev. 0.1/Nov. 98

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1917  2052  2751  1080  1623  48  10  27  12  41 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved