电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MK1707SLFTR

产品描述SOIC-8, Reel
产品类别逻辑    逻辑   
文件大小171KB,共8页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

MK1707SLFTR在线购买

供应商 器件名称 价格 最低购买 库存  
MK1707SLFTR - - 点击查看 点击购买

MK1707SLFTR概述

SOIC-8, Reel

MK1707SLFTR规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码SOIC
包装说明SOIC-8
针数8
制造商包装代码DCG8
Reach Compliance Codecompliant
ECCN代码EAR99
Is SamacsysN
系列1707
输入调节STANDARD
JESD-30 代码R-PDSO-G8
JESD-609代码e3
长度4.9 mm
逻辑集成电路类型PLL BASED CLOCK DRIVER
最大I(ol)0.012 A
湿度敏感等级1
功能数量1
反相输出次数
端子数量8
实输出次数1
最高工作温度85 °C
最低工作温度
封装主体材料PLASTIC/EPOXY
封装代码SOP
封装等效代码SOP8,.25
封装形状RECTANGULAR
封装形式SMALL OUTLINE
峰值回流温度(摄氏度)260
电源3.3/5 V
认证状态Not Qualified
座面最大高度1.75 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级OTHER
端子面层Matte Tin (Sn) - annealed
端子形式GULL WING
端子节距1.27 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度3.9 mm
最小 fmax167 MHz
Base Number Matches1

文档预览

下载PDF文档
DATASHEET
LOW EMI CLOCK GENERATOR
Description
The MK1707 generates a low EMI output clock from a clock
input. The part is designed to dither the LCD interface clock
for flat panel graphics controllers. The device uses IDT’s
proprietary mix of analog and digital Phase Locked Loop
(PLL) technology to spread the frequency spectrum of the
output, thereby reducing the frequency amplitude peaks by
several dB.
The MK1707 offers both centered and down spread from a
high speed clock input. Refer to the MK1714-01/02 for a
crystal input and the widest selection of input frequencies
and multipliers.
IDT offers many other clocks for computers and computer
peripherals. Consult us when you need to remove crystals
and oscillators from your board.
MK1707
Features
Packaged in 8-pin SOIC
Pb-free package
Industrial temperature range available
Provides a spread spectrum output clock
Supports ATI’s flat panel controllers
Guaranteed to +85° C operation
Accepts a clock input, provides same frequency dithered
output
Good for all VGA modes from 80 to 167 MHz
Peak reduction by 7dB - 14dB typical on 3rd - 19th odd
harmonics
Low EMI feature can be disabled
Includes Power-down
Operating voltage of 3.3 V or 5 V
Advanced, low-power CMOS process
Block Diagram
VDD
S1:0
Spread Direction
Low EMI Enable
2
PLL Clock
Synthesis
and Spread
Spectrum
Circuitry
Input
Buffer
Clock Out
ICLK
GND
IDT®
LOW EMI CLOCK GENERATOR
1
MK1707
REV L 072312

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1633  2191  27  1721  1364  33  45  1  35  28 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved