电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

S29PL032J55BAI151

产品描述Flash, 2MX16, 55ns, PBGA56, FBGA-56
产品类别存储    存储   
文件大小8MB,共101页
制造商Cypress(赛普拉斯)
下载文档 详细参数 全文预览

S29PL032J55BAI151概述

Flash, 2MX16, 55ns, PBGA56, FBGA-56

S29PL032J55BAI151规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Cypress(赛普拉斯)
包装说明FBGA-56
Reach Compliance Codecompliant
ECCN代码3A991.B.1.A
最长访问时间55 ns
其他特性TOP AND BOTTOM BOOT BLOCK
启动块BOTTOM/TOP
命令用户界面YES
通用闪存接口YES
数据轮询YES
JESD-30 代码R-PBGA-B56
JESD-609代码e0
长度9 mm
内存密度33554432 bit
内存集成电路类型FLASH
内存宽度16
湿度敏感等级3
功能数量1
部门数/规模16,62
端子数量56
字数2097152 words
字数代码2000000
工作模式ASYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织2MX16
封装主体材料PLASTIC/EPOXY
封装代码VFBGA
封装等效代码BGA56,8X8,32
封装形状RECTANGULAR
封装形式GRID ARRAY, VERY THIN PROFILE, FINE PITCH
页面大小8 words
并行/串行PARALLEL
峰值回流温度(摄氏度)240
电源3/3.3 V
编程电压3 V
认证状态Not Qualified
就绪/忙碌YES
座面最大高度1 mm
部门规模4K,32K
最大待机电流0.000005 A
最大压摆率0.07 mA
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)2.7 V
标称供电电压 (Vsup)3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn/Pb)
端子形式BALL
端子节距0.8 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间30
切换位YES
类型NOR TYPE
宽度7 mm
Base Number Matches1

文档预览

下载PDF文档
S29PL-J
128-/128-/64-/32-Mbit (8/8/4/2M x 16-Bit)
3V, Flash with Enhanced VersatileIO™
Distinctive Characteristics
Architectural Advantages
128-/128-/64-/32-Mbit Page Mode devices
– Page size of 8 words: Fast page read access from random
locations within the page
Single power supply operation
– Full Voltage range: 2.7 to 3.6 V read, erase, and program
operations for battery-powered applications
Dual Chip Enable inputs (only in PL129J)
– Two CE# inputs control selection of each half of the
memory space
Simultaneous Read/Write Operation
– Data can be continuously read from one bank while
executing erase/program functions in another bank
– Zero latency switching from write to read operations
FlexBank Architecture (PL127J/PL064J/PL032J)
– 4 separate banks, with up to two simultaneous operations
per device
– Bank A:
PL127J -16 Mbit (4 Kw
8 and 32 Kw
31)
PL064J - 8 Mbit (4 Kw
8 and 32 Kw
15)
PL032J - 4 Mbit (4 Kw
8 and 32 Kw
7)
– Bank B:
PL127J - 48 Mbit (32 Kw
96)
PL064J - 24 Mbit (32 Kw
48)
PL032J - 12 Mbit (32 Kw
24)
– Bank C:
PL127J - 48 Mbit (32 Kw
96)
PL064J - 24 Mbit (32 Kw
48)
PL032J - 12 Mbit (32 Kw
24)
– Bank D:
PL127J -16 Mbit (4 Kw
8 and 32 Kw
31)
PL064J - 8 Mbit (4 Kw
8 and 32 Kw
15)
PL032J - 4 Mbit (4 Kw
8 and 32 Kw
7)
FlexBank Architecture (PL129J)
– 4 separate banks, with up to two simultaneous operations
per device
– CE#1 controlled banks:
Bank 1A: PL129J - 16-Mbit (4Kw
8 and 32Kw
31)
Bank 1B: PL129J - 48-Mbit (32Kw
96)
– CE#2 controlled banks:
Bank 2A: PL129J - 48-Mbit (32 Kw
96)
Bank 2B: PL129J - 16-Mbit (4 Kw
8 and 32 Kw
31)
Enhanced VersatileI/O (V
IO
) Control
– Output voltage generated and input voltages tolerated on
all control inputs and I/Os is determined by the voltage on
the V
IO
pin
– V
IO
options at 1.8 V and 3 V I/O for PL127J and PL129J
devices
– 3V V
IO
for PL064J and PL032J devices
Secured Silicon Sector region
– Up to 128 words accessible through a command sequence
– Up to 64 factory-locked words
– Up to 64 customer-lockable words
Both top and bottom boot blocks in one device
Manufactured on 110-nm process technology
Data Retention: 20 years typical
Cycling Endurance: 1 million cycles per sector typical
Performance Characteristics
High Performance
– Page access times as fast as 20 ns
– Random access times as fast as 55 ns
Power consumption (typical values at 10 MHz)
– 45 mA active read current
– 17 mA program/erase current
– 0.2
A
typical standby mode current
Software Features
Software command-set compatible with JEDEC 42.4
standard
– Backward compatible with Am29F, Am29LV, Am29DL, and
AM29PDL families and MBM29QM/RM, MBM29LV,
MBM29DL, MBM29PDL families
CFI (Common Flash Interface) compliant
– Provides device-specific information to the system,
allowing host software to easily reconfigure for different
Flash devices
Erase Suspend / Erase Resume
– Suspends an erase operation to allow read or program
operations in other sectors of same bank
Program Suspend / Program Resume
– Suspends a program operation to allow read operation
from sectors other than the one being programmed
Unlock Bypass Program command
Reduces overall programming time when issuing multiple
program command sequences
Cypress Semiconductor Corporation
Document Number: 002-00615 Rev. *B
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised August 10, 2016

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2810  995  1563  2498  635  49  44  43  32  47 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved