电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

ICS181MI-01

产品描述Clock Generator, 75MHz, CMOS, PDSO8, 0.150 INCH, SOIC-8
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小90KB,共7页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

ICS181MI-01概述

Clock Generator, 75MHz, CMOS, PDSO8, 0.150 INCH, SOIC-8

ICS181MI-01规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码SOIC
包装说明0.150 INCH, SOIC-8
针数8
Reach Compliance Codenot_compliant
ECCN代码EAR99
Is SamacsysN
JESD-30 代码R-PDSO-G8
JESD-609代码e0
长度4.9 mm
端子数量8
最高工作温度85 °C
最低工作温度-40 °C
最大输出时钟频率75 MHz
封装主体材料PLASTIC/EPOXY
封装代码SOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE
峰值回流温度(摄氏度)NOT SPECIFIED
主时钟/晶体标称频率75 MHz
认证状态Not Qualified
座面最大高度1.75 mm
最大供电电压5.5 V
最小供电电压3.135 V
标称供电电压3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层TIN LEAD
端子形式GULL WING
端子节距1.27 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度3.9 mm
uPs/uCs/外围集成电路类型CLOCK GENERATOR, OTHER
Base Number Matches1

文档预览

下载PDF文档
ICS181-01
Low EMI Clock Generator
Description
The ICS181-01 generates a low EMI output clock from
a clock or crystal input. The device uses ICS’
proprietary mix of analog and digital Phase-Locked
Loop (PLL) technology to spread the frequency
spectrum of the output, thereby reducing the frequency
amplitude peaks by several dB.
The ICS181-01 offers down spread selection of -1.25%
and -3.75%. Refer to the MK1714-01/02 for the widest
selection of input frequencies and multipliers.
ICS offers a complete line of EMI reducing clock
generators. Consult us when you need to remove
crystals and oscillators from your board.
Features
Pin and function compatible to Cypress W181-01
Packaged in 8-pin SOIC
Provides a spread spectrum output clock
Accepts a clock input and provides same frequency
dithered output
Input frequency of 28 to 75 MHz for Clock input
Peak reduction by 7dB - 14dB typical on 3rd - 19th
odd harmonics
Spread percentage selection for -1.25% and -3.75%
Operating voltage of 3.3 V and 5 V
Available in Pb (lead) free package
Industrial temperature range available
Advanced, low-power CMOS process
Block Diagram
VDD
FS2:1
SS%
PLL Clock
Synthesis
and Spread
Spectrum
Circuitry
CLK
X1/CLKIN
X2
Clock Buffer/
Crystal
Oscillator
GND
MDS 181-01 B
1
l
Revision 050405
tel (408 ) 29 7-120 1
l
I n t e gra t e d C i r cu i t S y s t e m s
l
5 25 Race Street, San Jo se, CA 9 512 6
w w w. i c st . c o m

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 696  1738  2497  2431  253  15  35  51  49  6 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved