电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SIT8009BCT83-18E-125.123456Y

产品描述LVCMOS Output Clock Oscillator,
产品类别无源元件    振荡器   
文件大小1MB,共18页
制造商SiTime
标准
下载文档 详细参数 全文预览

SIT8009BCT83-18E-125.123456Y概述

LVCMOS Output Clock Oscillator,

SIT8009BCT83-18E-125.123456Y规格参数

参数名称属性值
是否Rohs认证符合
Objectid7253945568
包装说明DILCC4,.2,200
Reach Compliance Codeunknown
Country Of OriginMalaysia, Taiwan, Thailand
YTEOL6.96
其他特性ENABLE/DISABLE FUNCTION; ALSO COMPATIBLE WITH HCMOS O/P
最长下降时间2.5 ns
频率调整-机械NO
频率稳定性50%
JESD-609代码e4
安装特点SURFACE MOUNT
端子数量4
标称工作频率125.123456 MHz
最高工作温度70 °C
最低工作温度-20 °C
振荡器类型LVCMOS
输出负载15 pF
最大输出低电流4 mA
封装主体材料PLASTIC/EPOXY
封装等效代码DILCC4,.2,200
物理尺寸7.0mm x 5.0mm x 0.9mm
最长上升时间2.5 ns
最大供电电压1.98 V
最小供电电压1.62 V
标称供电电压1.8 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Palladium/Gold (Ni/Pd/Au)

文档预览

下载PDF文档
SiT8009B
High Frequency, Low Power Oscillator
ow Power, Standard Frequency Oscillator
Features
Applications
100% pin-to-pin drop-in replacement to quartz-based XO
Excellent total frequency stability as low as ±20 ppm
Operating temperature from -40°C to 85°C. For 125°C and/or
-55°C options, refer to
SiT8919
and
SiT8921
Low power consumption of 4.9 mA typical at 1.8V
Standby mode for longer battery life
Fast startup time of 5 ms
LVCMOS/HCMOS compatible output
Industry-standard packages: 2.0 x 1.6, 2.5 x 2.0, 3.2 x 2.5,
5.0 x 3.2, 7.0 x 5.0 mm x mm
Instant samples with
Time Machine II
and
field programmable
oscillators
RoHS and REACH compliant, Pb-free, Halogen-free and
Antimony-free
For AEC-Q100 oscillators, refer to
SiT8924
and
SiT8925
Ideal for GPON/EPON, network switches, routers.
servers, embedded systems
Ideal for Ethernet, PCI-E, DDR, etc.
Electrical Characteristics
All Min and Max limits are specified over temperature and rated operating voltage with 15 pF output load unless otherwise
stated. Typical values are at 25°C and nominal supply voltage.
Table 1. Electrical Characteristics
Parameters
Output Frequency Range
Frequency Stability
Symbol
f
F_stab
Min.
115
-20
-25
-50
Operating Temperature Range
T_use
-20
-40
Supply Voltage
Vdd
1.62
2.25
2.52
2.7
2.97
2.25
Current Consumption
Idd
OE Disable Current
Standby Current
I_OD
I_std
Duty Cycle
Rise/Fall Time
DC
Tr, Tf
45
Output High Voltage
Output Low Voltage
VOH
VOL
90%
Typ.
1.8
2.5
2.8
3.0
3.3
6.2
5.5
4.9
2.6
1.4
0.6
1
1.3
0.8
Max.
137
+20
+25
+50
+70
+85
1.98
2.75
3.08
3.3
3.63
3.63
7.5
6.4
5.6
4.2
4.0
4.3
2.5
1.3
55
2
2.5
2
10%
Unit
MHz
ppm
ppm
ppm
°C
°C
V
V
V
V
V
V
mA
mA
mA
mA
mA
A
A
A
%
ns
ns
ns
Vdd
Vdd
No load condition, f = 125 MHz, Vdd = 2.8 V, 3.0 V, 3.3 V or
2.25 to 3.63 V
No load condition, f = 125 MHz, Vdd = 2.5 V
No load condition, f = 125 MHz, Vdd = 1.8 V
Vdd = 2.5 V to 3.3 V, OE = GND, Output in high-Z state
Vdd = 1.8 V, OE = GND, Output in high-Z state
ST = GND, Vdd = 2.8 V to 3.3 V, Output is weakly pulled down
ST = GND, Vdd = 2.5 V, Output is weakly pulled down
ST = GND, Vdd = 1.8 V, Output is weakly pulled down
All Vdds
Vdd = 2.5 V, 2.8 V, 3.0 V or 3.3 V, 20% - 80%
Vdd =1.8 V, 20% - 80%
Vdd = 2.25 V - 3.63 V, 20% - 80%
IOH = -4 mA (Vdd = 3.0 V or 3.3 V)
IOL = 4 mA (Vdd = 3.0 V or 3.3 V)
Inclusive of Initial tolerance at 25°C, 1
st
year aging at 25°C,
and variations over operating temperature, rated power
supply voltage and load.
Condition
Frequency Range
Frequency Stability and Aging
Operating Temperature Range
Extended Commercial
Industrial
Contact SiTime
for 1.5 V support
Supply Voltage and Current Consumption
LVCMOS Output Characteristics
Rev 1.06
15 March 2021
www.sitime.com
PCB设计中合理布置各元件方法
  1.1.美观不仅要考虑元件放置的整齐有序,更要考虑走线的优美流畅。由于一般外行人有时更强调前者,以此来片面*价电路设计的优劣,为了产品的形象,在性能要求不苛刻时要优先考虑前者。但是 ......
ESD技术咨询 PCB设计
移植ax88796 网卡驱动到vivi时遇到的问题,望大虾们帮帮忙!!!
在网上下了一个有tftp功能的vivi,但是要自己添加ax88796网卡的驱动,现将uboot-1.2.0中对应的ne2000的驱动copy到vivi下面,编译通过后,当在板子上运行的时候就出错了,后来通过prink的信息追 ......
almax12 嵌入式系统
关于字符串指针的初始化
如果要初始化一个字符串有两种写法: 1:char *p = "hello"; 2:char *p; p = "hello"; 这两种写法有没有错的,是否有区别。 谭浩强c程序设计p238说是一样的,大家讨论一下吧 ...
louis0711 嵌入式系统
zigbeez在智能家居中有成熟方案的公司有几家
我想搞一个智能家居系统,用zigbee技术,不知道这样的厂家多吗?做的好的有那几家?...
sciencefor 无线连接
求助FPGA与2812通讯问题
小弟在此求助两个控制器通讯问题,说明:使用XINTF进行通讯,FPGA发送16位数到dsp数据总线,dsp通过周期中断读取数据总线上的数据,现在的问题是这样:有些数可以准确无误的传输过去,但我不能 ......
leejian113 FPGA/CPLD
按键的verilog问题
module key(clk,key_in,key_out); input clk; inputkey_in;//按键输入 outputkey_out; regdout1,dout2,dout3; rega; reg i; //assign key_out=a; always@(posedge clk)//按键消抖 begi ......
hjl240 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2515  1235  717  2677  714  51  25  15  54  13 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved