电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MO2020ME5-CFG-28S0-0061974001E

产品描述LVCMOS Output Clock Oscillator, 61.974001MHz Nom, SOT23-5
产品类别无源元件    振荡器   
文件大小893KB,共12页
制造商KDS大真空
官网地址http://www.kds.info/
标准
下载文档 详细参数 全文预览

MO2020ME5-CFG-28S0-0061974001E概述

LVCMOS Output Clock Oscillator, 61.974001MHz Nom, SOT23-5

MO2020ME5-CFG-28S0-0061974001E规格参数

参数名称属性值
是否Rohs认证符合
Objectid7216025150
包装说明SOT23-5
Reach Compliance Codeunknown
其他特性STAND-BY; ENABLE/DISABLE FUNCTION; TR
最长下降时间2 ns
频率调整-机械NO
频率稳定性20%
安装特点SURFACE MOUNT
标称工作频率61.974001 MHz
最高工作温度125 °C
最低工作温度-55 °C
振荡器类型LVCMOS
输出负载15 pF
物理尺寸3.05mm x 1.75mm x 1.45mm
最长上升时间2 ns
最大供电电压3.08 V
最小供电电压2.52 V
标称供电电压2.8 V
表面贴装YES
最大对称度55/45 %

文档预览

下载PDF文档
MO2020
-55°C to +125°C, Single-Chip, One-output Clock Generator
,2
Features
Applications
Any frequency between 1 MHz to 110 MHz accurate to 6 decimal
places of accuracy
Operating temperature from -55°C to +125°C
Excellent total frequency stability as low as ±20 ppm
Low power consumption of +3.5 mA typical at 20 MHz, +1.8V
LVCMOS/LVTTL compatible output
5-pin SOT23-5: 2.9mm x 2.8mm
RoHS and REACH compliant, Pb-free, Halogen-free and
Antimony-free
For AEC-Q100 oscillators, refer to MO2024 and MO2025
Ruggedized equipment in harsh operating environment
Electrical Specifications
Table 1. Electrical Characteristics
All Min and Max limits are specified over temperature and rated operating voltage with 15 pF output load unless otherwise stated. Typical values are
at +25°C and nominal supply voltage.
Parameters
Output Frequency Range
Symbol
f
Min.
1
-20
Frequency Stability
F_stab
-25
-30
-50
Operating Temperature Range
T_use
-55
+1.62
+2.25
Supply Voltage
Vdd
+2.52
+2.7
+2.97
+2.25
Current Consumption
Idd
OE Disable Current
I_od
Standby Current
I_std
Duty Cycle
Rise/Fall Time
DC
Tr, Tf
45
Output High Voltage
VOH
90%
Typ.
+1.8
+2.5
+2.8
+3.0
+3.3
+3.8
+3.6
+3.5
+2.6
+1.4
+0.6
1.0
1.3
1.0
Max.
110
+20
+25
+30
+50
+125
+1.98
+2.75
+3.08
+3.3
+3.63
+3.63
+4.7
+4.5
+4.5
+4.5
+4.3
+8.5
+5.5
+4.0
55
2.0
2.5
3.0
Unit
MHz
ppm
ppm
ppm
ppm
°C
V
V
V
V
V
V
mA
mA
mA
mA
mA
μA
μA
μA
%
ns
ns
ns
Vdd
No load condition, f = 20 MHz,
Vdd = +2.8V, +3.0V, +3.3V or +2.25 to +3.63V
No load condition, f = 20 MHz, Vdd = +2.5V
No load condition, f = 20 MHz, Vdd = +1.8V
Vdd = 2.5V to +3.3V, OE = Low, Output in high Z state
Vdd = +1.8V, OE = Low, Output in high Z state
Vdd = +2.8V to +3.3V,
ST
= Low, Output is weakly pulled down
Vdd = +2.5V,
ST
= Low, Output is weakly pulled down
Vdd = +1.8V,
ST
= Low, Output is weakly pulled down
All Vdds
Vdd = +2.5V, +2.8V, +3.0V or +3.3V, 20% - 80%
Vdd =+1.8V, 20% - 80%
Vdd = +2.25V - +3.63V, 20% - 80%
IOH = -4.0 mA (Vdd = +3.0V or +3.3V)
IOH = -3.0 mA (Vdd = +2.8V and Vdd = +2.5V)
IOH = -2.0 mA (Vdd = +1.8V)
IOL = +4.0 mA (Vdd = +3.0V or +3.3V)
IOL = +3.0 mA (Vdd = +2.8V and Vdd = +2.5V)
IOL = +2.0 mA (Vdd = +1.8V)
Inclusive of Initial tolerance at +25°C, 1st year aging at +25°C,
and variations over operating temperature, rated power supply
voltage and load (15 pF ± 10%).
Condition
Refer to
Table 14
for the exact list of supported frequencies
Frequency Range
Frequency Stability and Aging
Operating Temperature Range
Supply Voltage and Current Consumption
LVCMOS Output Characteristics
Output Low Voltage
VOL
10%
Vdd
Input Characteristics
Input High Voltage
Input Low Voltage
Input Pull-up Impedance
VIH
VIL
Z_in
70%
50
2.0
87
30%
150
Vdd
Vdd
kΩ
MΩ
Pin 3, OE or
ST
Pin 3, OE or
ST
Pin 3, OE logic high or logic low, or
ST
logic high
Pin 3,
ST
logic low
+81-79-426-3211
www.kds.info
Revised September 29, 2015
Daishinku Corp.
Rev. 1.01
1389 Shinzaike, Hiraoka-cho, Kakogawa, Hyogo 675-0194 Japan

推荐资源

EEWORLD大学堂----电子科技大学《通信原理》经典教程(共39讲)
电子科技大学《通信原理》经典教程(共39讲):https://training.eeworld.com.cn/course/3888...
量子阱 无线连接
两种沟道MOS管电路的问题
如图下 用NMOS和PMOS当做防止电源反接的保护电路 【1】其中PMOS管的电路图好理解,对于NMOS管的电路图(最上面一个图) 输入Vin是直接连在其栅极处,但是MOS管的Vgs是有限度的,如果输入电 ......
shaorc 模拟电子
四轴可以干什么?有没有试过来钓鱼?
http://v.youku.com/v_show/id_XMTMyNzc1NzUzNg==.html ...
247153481 聊聊、笑笑、闹闹
FPGA电源管理问答
现场可编程门阵列(FPGA)是可以包括数千个典型的、可编程逻辑单元。一个由线和可编程开关的矩阵与单独的逻辑单元互连。典型的设计包括指定每个单元的简单逻辑功能和选择性地关闭互连矩阵中的 ......
eeleader FPGA/CPLD
LED倒装技术是怎么回事啊?
1、倒装(Flip chip)   1998年Lumileds公司封装出世界上第一个大功率LED(1W LUXOEN器件),使LED器件从以前的指示灯应用变成可以替代传统照明的新型固体光源,引发了人类历史上继白炽灯发 ......
探路者 LED专区

热门文章更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 715  1506  2327  106  597  15  31  47  3  13 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved