电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MO2020ME5-CBG-30N0-0080779999E

产品描述LVCMOS Output Clock Oscillator, 80.779999MHz Nom, SOT23-5
产品类别无源元件    振荡器   
文件大小893KB,共12页
制造商KDS大真空
官网地址http://www.kds.info/
标准
下载文档 详细参数 全文预览

MO2020ME5-CBG-30N0-0080779999E概述

LVCMOS Output Clock Oscillator, 80.779999MHz Nom, SOT23-5

MO2020ME5-CBG-30N0-0080779999E规格参数

参数名称属性值
是否Rohs认证符合
Objectid7216096973
包装说明SOT23-5
Reach Compliance Codeunknown
其他特性TR
最长下降时间2 ns
频率调整-机械NO
频率稳定性20%
安装特点SURFACE MOUNT
端子数量5
标称工作频率80.779999 MHz
最高工作温度125 °C
最低工作温度-55 °C
振荡器类型LVCMOS
输出负载15 pF
物理尺寸3.05mm x 1.75mm x 1.45mm
最长上升时间2 ns
最大供电电压3.3 V
最小供电电压2.7 V
标称供电电压3 V
表面贴装YES
最大对称度55/45 %

文档预览

下载PDF文档
MO2020
-55°C to +125°C, Single-Chip, One-output Clock Generator
,2
Features
Applications
Any frequency between 1 MHz to 110 MHz accurate to 6 decimal
places of accuracy
Operating temperature from -55°C to +125°C
Excellent total frequency stability as low as ±20 ppm
Low power consumption of +3.5 mA typical at 20 MHz, +1.8V
LVCMOS/LVTTL compatible output
5-pin SOT23-5: 2.9mm x 2.8mm
RoHS and REACH compliant, Pb-free, Halogen-free and
Antimony-free
For AEC-Q100 oscillators, refer to MO2024 and MO2025
Ruggedized equipment in harsh operating environment
Electrical Specifications
Table 1. Electrical Characteristics
All Min and Max limits are specified over temperature and rated operating voltage with 15 pF output load unless otherwise stated. Typical values are
at +25°C and nominal supply voltage.
Parameters
Output Frequency Range
Symbol
f
Min.
1
-20
Frequency Stability
F_stab
-25
-30
-50
Operating Temperature Range
T_use
-55
+1.62
+2.25
Supply Voltage
Vdd
+2.52
+2.7
+2.97
+2.25
Current Consumption
Idd
OE Disable Current
I_od
Standby Current
I_std
Duty Cycle
Rise/Fall Time
DC
Tr, Tf
45
Output High Voltage
VOH
90%
Typ.
+1.8
+2.5
+2.8
+3.0
+3.3
+3.8
+3.6
+3.5
+2.6
+1.4
+0.6
1.0
1.3
1.0
Max.
110
+20
+25
+30
+50
+125
+1.98
+2.75
+3.08
+3.3
+3.63
+3.63
+4.7
+4.5
+4.5
+4.5
+4.3
+8.5
+5.5
+4.0
55
2.0
2.5
3.0
Unit
MHz
ppm
ppm
ppm
ppm
°C
V
V
V
V
V
V
mA
mA
mA
mA
mA
μA
μA
μA
%
ns
ns
ns
Vdd
No load condition, f = 20 MHz,
Vdd = +2.8V, +3.0V, +3.3V or +2.25 to +3.63V
No load condition, f = 20 MHz, Vdd = +2.5V
No load condition, f = 20 MHz, Vdd = +1.8V
Vdd = 2.5V to +3.3V, OE = Low, Output in high Z state
Vdd = +1.8V, OE = Low, Output in high Z state
Vdd = +2.8V to +3.3V,
ST
= Low, Output is weakly pulled down
Vdd = +2.5V,
ST
= Low, Output is weakly pulled down
Vdd = +1.8V,
ST
= Low, Output is weakly pulled down
All Vdds
Vdd = +2.5V, +2.8V, +3.0V or +3.3V, 20% - 80%
Vdd =+1.8V, 20% - 80%
Vdd = +2.25V - +3.63V, 20% - 80%
IOH = -4.0 mA (Vdd = +3.0V or +3.3V)
IOH = -3.0 mA (Vdd = +2.8V and Vdd = +2.5V)
IOH = -2.0 mA (Vdd = +1.8V)
IOL = +4.0 mA (Vdd = +3.0V or +3.3V)
IOL = +3.0 mA (Vdd = +2.8V and Vdd = +2.5V)
IOL = +2.0 mA (Vdd = +1.8V)
Inclusive of Initial tolerance at +25°C, 1st year aging at +25°C,
and variations over operating temperature, rated power supply
voltage and load (15 pF ± 10%).
Condition
Refer to
Table 14
for the exact list of supported frequencies
Frequency Range
Frequency Stability and Aging
Operating Temperature Range
Supply Voltage and Current Consumption
LVCMOS Output Characteristics
Output Low Voltage
VOL
10%
Vdd
Input Characteristics
Input High Voltage
Input Low Voltage
Input Pull-up Impedance
VIH
VIL
Z_in
70%
50
2.0
87
30%
150
Vdd
Vdd
kΩ
MΩ
Pin 3, OE or
ST
Pin 3, OE or
ST
Pin 3, OE logic high or logic low, or
ST
logic high
Pin 3,
ST
logic low
+81-79-426-3211
www.kds.info
Revised September 29, 2015
Daishinku Corp.
Rev. 1.01
1389 Shinzaike, Hiraoka-cho, Kakogawa, Hyogo 675-0194 Japan

推荐资源

基于ZIGBEE的智能家居应该选择哪种拓扑结构为宜?
大家好。小弟要写一篇硕士毕业论文。内容是关于ZIGBEE的智能家居系统。 我看了一些1,2年前的文献,他们大都采用星型的拓扑结构。 我想问下,如果采用星型的话,那么在房间内的那些终端节 ......
royalyuan 嵌入式系统
向前辈和同学们求助,,基于51单片机的数字电压表
内容:测量范围0-10VDC,误差5%,,设计直流电压变换电路,AD转换电路,接口电路,显示电路,设计电源,计算电源功率及效率。 我们单片机是考察课,但是这次的实习课程设计要求十分严格,要一 ......
zxpla 51单片机
切换器求购
求设计能源切换控制器,要求监控相关数据,最好江苏或是南京的,详细情况见面聊。...
cierstar 单片机
这个问题很严重,请问怎么解决?
file:///F:/Program%20Files/Tencent/QQ/Users/382864860/Image/@760GXD(G96Y24}MHQ 昨天编程的时候出现了这个问题啊,弄了一天还是没弄好。希望大家帮帮忙!! 还有,用到事件管理器(EVA ......
terrykgm DSP 与 ARM 处理器
【低功耗】Xilinx功耗分析工具
如下图所示,就是这篇文章的内容了...
jjkwz FPGA/CPLD
利用FPGA实现多路话音/数据复接设备
摘 要: 本文利用FPGA完成了8路同步话音及16路异步数据的复接与分接过程,并且实现了复接前的帧同步捕获和利用DDS对时钟源进行分频得到所需时钟的过程。该设计的控制模块由VHDL语言完成,最后利 ......
kandy2059 FPGA/CPLD

热门文章更多

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2120  3  2541  1312  1991  43  1  52  27  41 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved