电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SIT2020AM-S8-30N-78.714999D

产品描述LVCMOS Output Clock Oscillator,
产品类别无源元件    振荡器   
文件大小694KB,共17页
制造商SiTime
标准
下载文档 详细参数 全文预览

SIT2020AM-S8-30N-78.714999D概述

LVCMOS Output Clock Oscillator,

SIT2020AM-S8-30N-78.714999D规格参数

参数名称属性值
是否Rohs认证符合
Objectid7199085449
Reach Compliance Codecompliant
其他特性LVTTL COMPATIBLE OUTPUT ALSO AVAILABLE; TR
最长下降时间2 ns
频率调整-机械NO
频率稳定性30%
JESD-609代码e4
安装特点SURFACE MOUNT
标称工作频率78.714999 MHz
最高工作温度125 °C
最低工作温度-55 °C
振荡器类型LVCMOS
输出负载15 pF
物理尺寸2.9mm x 1.6mm x 1.45mm
最长上升时间2 ns
最大供电电压3.3 V
最小供电电压2.7 V
标称供电电压3 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Palladium/Gold (Ni/Pd/Au)

文档预览

下载PDF文档
SiT2020
-55°C to +125°C, Single-Chip, One-Output Clock Generator
,2
The Smart Timing Choice
The Smart Timing Choice
Features
Applications
Any frequency between 1 MHz to 110 MHz accurate to 6 decimal
places of accuracy
Operating temperature from -55°C to 125°C
Excellent total frequency stability as low as ±20 ppm
Low power consumption of 3.6 mA typical at 1.8V
LVCMOS/LVTTL compatible output
5-pin SOT23-5: 2.9mm x 2.8mm
RoHS and REACH compliant, Pb-free, Halogen-free and
Antimony-free
For AEC-Q100 oscillators, refer to
SiT2024
and
SiT2025
Ruggedized equipment in harsh operating environment
Electrical Specifications
Table 1. Electrical Characteristics
[1, 2]
Parameters
Output Frequency Range
Frequency Stability
Symbol
f
F_stab
Min.
1
-20
-25
-30
-50
Operating Temperature Range
Supply Voltage
T_use
Vdd
-55
1.62
2.25
2.52
2.7
2.97
2.25
Current Consumption
Idd
OE Disable Current
Standby Current
I_od
I_std
Duty Cycle
Rise/Fall Time
DC
Tr, Tf
45
Output High Voltage
VOH
90%
Typ.
1.8
2.5
2.8
3.0
3.3
3.8
3.6
3.4
2.6
1.4
0.6
1.0
1.3
1
Max.
110
+20
+25
+30
+50
+125
1.98
2.75
3.08
3.3
3.63
3.63
4.5
4.2
4
4.4
4.1
8.5
5.5
3.5
55
2.0
2.5
2.0
Unit
MHz
ppm
ppm
ppm
ppm
°C
V
V
V
V
V
V
mA
mA
mA
mA
mA
A
A
A
%
ns
ns
ns
Vdd
No load condition, f = 20 MHz, Vdd = 2.8V, 3.0V, 3.3V or 2.25 to
3.63V
No load condition, f = 20 MHz, Vdd = 2.5V
No load condition, f = 20 MHz, Vdd = 1.8V
Vdd = 2.5V to 3.3V, OE = Low, Output in high Z state
Vdd = 1.8V, OE = Low, Output in high Z state
Vdd = 2.8V to 3.3V, ST = Low, Output is Weakly Pulled Down
Vdd = 2.5V, ST = Low, Output is Weakly Pulled Down
Vdd = 1.8V, ST = Low, Output is Weakly Pulled Down
All Vdds
Vdd = 2.5V, 2.8V, 3.0V or 3.3V, 20% - 80%
Vdd =1.8V, 20% - 80%
Vdd = 2.25V - 3.63V, 20% - 80%
IOH = -4 mA (Vdd = 3.0V or 3.3V)
IOH = -3 mA (Vdd = 2.8V and Vdd = 2.5V)
IOH = -2 mA (Vdd = 1.8V)
IOL = 4 mA (Vdd = 3.0V or 3.3V)
IOL = 3 mA (Vdd = 2.8V and Vdd = 2.5V)
IOL = 2 mA (Vdd = 1.8V)
Pin 3, OE or ST
Pin 3, OE or ST
Pin 3, OE logic high or logic low, or ST logic high
Pin 3, ST logic low
Condition
Refer to
Table 14
for the exact list of supported frequencies
Inclusive of Initial tolerance at 25°C, 1st year aging at 25°C, and
variations over operating temperature, rated power supply
voltage and load (15 pF ± 10%).
Frequency Range
Frequency Stability and Aging
Operating Temperature Range
Supply Voltage and Current Consumption
LVCMOS Output Characteristics
Output Low Voltage
VOL
10%
Vdd
Input Characteristics
Input High Voltage
Input Low Voltage
Input Pull-up Impedance
VIH
VIL
Z_in
70%
50
2
87
30%
150
Vdd
Vdd
k
M
SiTime Corporation
Rev. 1.0
990 Almanor Avenue, Sunnyvale, CA 94085
(408) 328-4400
www.sitime.com
Revised October 16, 2014

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1493  1490  1737  2003  1213  31  30  35  41  25 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved