电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MO2020ME5-CTG-30N0-0091833999E

产品描述LVCMOS Output Clock Oscillator, 91.833999MHz Nom, SOT23-5
产品类别无源元件    振荡器   
文件大小893KB,共12页
制造商KDS大真空
官网地址http://www.kds.info/
标准
下载文档 详细参数 全文预览

MO2020ME5-CTG-30N0-0091833999E概述

LVCMOS Output Clock Oscillator, 91.833999MHz Nom, SOT23-5

MO2020ME5-CTG-30N0-0091833999E规格参数

参数名称属性值
是否Rohs认证符合
Objectid7215986854
Reach Compliance Codeunknown
其他特性TR
最长下降时间2 ns
频率调整-机械NO
频率稳定性20%
安装特点SURFACE MOUNT
端子数量5
标称工作频率91.833999 MHz
最高工作温度125 °C
最低工作温度-55 °C
振荡器类型LVCMOS
输出负载15 pF
物理尺寸3.05mm x 1.75mm x 1.45mm
最长上升时间2 ns
最大供电电压3.3 V
最小供电电压2.7 V
标称供电电压3 V
表面贴装YES
最大对称度55/45 %

文档预览

下载PDF文档
MO2020
-55°C to +125°C, Single-Chip, One-output Clock Generator
,2
Features
Applications
Any frequency between 1 MHz to 110 MHz accurate to 6 decimal
places of accuracy
Operating temperature from -55°C to +125°C
Excellent total frequency stability as low as ±20 ppm
Low power consumption of +3.5 mA typical at 20 MHz, +1.8V
LVCMOS/LVTTL compatible output
5-pin SOT23-5: 2.9mm x 2.8mm
RoHS and REACH compliant, Pb-free, Halogen-free and
Antimony-free
For AEC-Q100 oscillators, refer to MO2024 and MO2025
Ruggedized equipment in harsh operating environment
Electrical Specifications
Table 1. Electrical Characteristics
All Min and Max limits are specified over temperature and rated operating voltage with 15 pF output load unless otherwise stated. Typical values are
at +25°C and nominal supply voltage.
Parameters
Output Frequency Range
Symbol
f
Min.
1
-20
Frequency Stability
F_stab
-25
-30
-50
Operating Temperature Range
T_use
-55
+1.62
+2.25
Supply Voltage
Vdd
+2.52
+2.7
+2.97
+2.25
Current Consumption
Idd
OE Disable Current
I_od
Standby Current
I_std
Duty Cycle
Rise/Fall Time
DC
Tr, Tf
45
Output High Voltage
VOH
90%
Typ.
+1.8
+2.5
+2.8
+3.0
+3.3
+3.8
+3.6
+3.5
+2.6
+1.4
+0.6
1.0
1.3
1.0
Max.
110
+20
+25
+30
+50
+125
+1.98
+2.75
+3.08
+3.3
+3.63
+3.63
+4.7
+4.5
+4.5
+4.5
+4.3
+8.5
+5.5
+4.0
55
2.0
2.5
3.0
Unit
MHz
ppm
ppm
ppm
ppm
°C
V
V
V
V
V
V
mA
mA
mA
mA
mA
μA
μA
μA
%
ns
ns
ns
Vdd
No load condition, f = 20 MHz,
Vdd = +2.8V, +3.0V, +3.3V or +2.25 to +3.63V
No load condition, f = 20 MHz, Vdd = +2.5V
No load condition, f = 20 MHz, Vdd = +1.8V
Vdd = 2.5V to +3.3V, OE = Low, Output in high Z state
Vdd = +1.8V, OE = Low, Output in high Z state
Vdd = +2.8V to +3.3V,
ST
= Low, Output is weakly pulled down
Vdd = +2.5V,
ST
= Low, Output is weakly pulled down
Vdd = +1.8V,
ST
= Low, Output is weakly pulled down
All Vdds
Vdd = +2.5V, +2.8V, +3.0V or +3.3V, 20% - 80%
Vdd =+1.8V, 20% - 80%
Vdd = +2.25V - +3.63V, 20% - 80%
IOH = -4.0 mA (Vdd = +3.0V or +3.3V)
IOH = -3.0 mA (Vdd = +2.8V and Vdd = +2.5V)
IOH = -2.0 mA (Vdd = +1.8V)
IOL = +4.0 mA (Vdd = +3.0V or +3.3V)
IOL = +3.0 mA (Vdd = +2.8V and Vdd = +2.5V)
IOL = +2.0 mA (Vdd = +1.8V)
Inclusive of Initial tolerance at +25°C, 1st year aging at +25°C,
and variations over operating temperature, rated power supply
voltage and load (15 pF ± 10%).
Condition
Refer to
Table 14
for the exact list of supported frequencies
Frequency Range
Frequency Stability and Aging
Operating Temperature Range
Supply Voltage and Current Consumption
LVCMOS Output Characteristics
Output Low Voltage
VOL
10%
Vdd
Input Characteristics
Input High Voltage
Input Low Voltage
Input Pull-up Impedance
VIH
VIL
Z_in
70%
50
2.0
87
30%
150
Vdd
Vdd
kΩ
MΩ
Pin 3, OE or
ST
Pin 3, OE or
ST
Pin 3, OE logic high or logic low, or
ST
logic high
Pin 3,
ST
logic low
+81-79-426-3211
www.kds.info
Revised September 29, 2015
Daishinku Corp.
Rev. 1.01
1389 Shinzaike, Hiraoka-cho, Kakogawa, Hyogo 675-0194 Japan
序列检码器 状态机 的一点小疑问
序列检测器的逻辑功能描述:10010 的序列检码器,状态转移图如下图所示:75737 我我有一点不明白, 在状态B的情况下要是输入1的话,直接进入A状态不行么?G状态下如果输入1的话也可 ......
leomeng FPGA/CPLD
急:listview 中背景图片怎么能不平铺?
listview (ownerdraw)中背景图片怎么能不平铺? 我这边设置的背景图片,再拉动滚动条的时候,背景也滚动的,背景图片是平铺的? 有没有办法不平铺,改成固定背景? 谢谢。...
sxjdwx 嵌入式系统
5g无线网络对电子竞技市场发展影响
电子竞技在全世界都受到了极大的关注。这种通过电脑游戏、视频游戏和智能手机游戏进行的竞赛形式被认为是一项运动,并且正在全球范围内不断发展壮大。从全球电竞市场的规模到不同国家的电竞情况 ......
成都亿佰特 电子竞赛
安路SparkRoad开发板测评(9) 片上SDRAM的使用,TD的调试功能
  安路EG4S20这块FPGA是内置了SDRAM的,在有需求的情况下可以直接使用片上SDRAM,避免外接SDRAM占用许多引脚资源,省去了SDRAM布局布线的工作。在IP generator的选择对话框里,可以看到有SDRA ......
cruelfox 国产芯片交流
DDS+PLL是目前实用的频率合成方式么?
目前在无线电收发方面常用的频率合成方式有哪些呢?希望在该领域有经验的大虾推荐一些。...
einsye 嵌入式系统
推送全国的报告怎么写,有人会么
本帖最后由 paulhyde 于 2014-9-15 03:54 编辑 RT………… ...
choukakuyou 电子竞赛

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1757  2071  1643  629  1956  36  42  34  13  40 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved