电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74LVC373APW/AUJ

产品描述latches octal D-type 5V inputs/outputs
产品类别半导体    其他集成电路(IC)   
文件大小794KB,共19页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
标准  
下载文档 详细参数 选型对比 全文预览

74LVC373APW/AUJ概述

latches octal D-type 5V inputs/outputs

74LVC373APW/AUJ规格参数

参数名称属性值
ManufactureNXP
产品种类
Product Category
Latches
RoHSYes
Number of Circuits8 Circui
Logic TypeTTL
Logic Family74LVC
Number of Output Lines8 Line
传播延迟时间
Propagation Delay Time
6.5 ns
电源电压-最大
Supply Voltage - Max
3.6 V
Supply Voltage - Mi1.65 V
最大工作温度
Maximum Operating Temperature
+ 125 C
最小工作温度
Minimum Operating Temperature
- 40 C
封装 / 箱体
Package / Case
TSSOP-20
系列
Packaging
Reel
安装风格
Mounting Style
SMD/SMT
Number of Input Lines8 Line
工厂包装数量
Factory Pack Quantity
2500
Supply Curre40 uA

文档预览

下载PDF文档
74LVC373A
Octal D-type transparent latch with 5 V tolerant
inputs/outputs; 3-state
Rev. 3 — 22 November 2012
Product data sheet
1. General description
The 74LVC373A consists of eight D-type transparent latches, featuring separate D-type
inputs for each latch and 3-state true outputs for bus-oriented applications. A latch enable
input (pin LE) and an output enable input (pin OE) are common to all internal latches.
When pin LE is HIGH, data at the D-inputs (pins D0 to D7) enters the latches. In this
condition, the latches are transparent, that is, a latch output will change each time its
corresponding D-input changes. When pin LE is LOW, the latches store the information
that was present at the D-inputs one set-up time preceding the HIGH-to-LOW transition of
pin LE.
When pin OE is LOW, the contents of the eight latches are available at the Q-outputs (pins
Q0 to Q7). When pin OE is HIGH, the outputs go to the high-impedance OFF-state.
Operation of input pin OE does not affect the state of the latches.
Inputs can be driven from either 3.3 V or 5 V devices. When disabled, up to 5.5 V can be
applied to the outputs. These features allow the use of these devices as translators in
mixed 3.3 V and 5 V applications.
The 74LVC373A is functionally identical to the 74LVC573A, but has a different pin
arrangement.
2. Features and benefits
5 V tolerant inputs/outputs for interfacing with 5 V logic
Wide supply voltage range from 1.2 V to 3.6 V
CMOS low power consumption
Direct interface with TTL levels
High-impedance outputs when V
CC
= 0 V
Complies with JEDEC standard:
JESD8-7A (1.65 V to 1.95 V)
JESD8-5A (2.3 V to 2.7 V)
JESD8-C/JESD36 (2.7 V to 3.6 V)
ESD protection:
HBM JESD22-A114F exceeds 2000 V
MM JESD22-A115-B exceeds 200 V
CDM JESD22-C101E exceeds 1000 V
Specified from
40 C
to +85
C
and
40 C
to +125
C

74LVC373APW/AUJ相似产品对比

74LVC373APW/AUJ
描述 latches octal D-type 5V inputs/outputs
Manufacture NXP
产品种类
Product Category
Latches
RoHS Yes
Number of Circuits 8 Circui
Logic Type TTL
Logic Family 74LVC
Number of Output Lines 8 Line
传播延迟时间
Propagation Delay Time
6.5 ns
电源电压-最大
Supply Voltage - Max
3.6 V
Supply Voltage - Mi 1.65 V
最大工作温度
Maximum Operating Temperature
+ 125 C
最小工作温度
Minimum Operating Temperature
- 40 C
封装 / 箱体
Package / Case
TSSOP-20
系列
Packaging
Reel
安装风格
Mounting Style
SMD/SMT
Number of Input Lines 8 Line
工厂包装数量
Factory Pack Quantity
2500
Supply Curre 40 uA

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 164  2602  223  2367  340  4  53  5  48  7 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved