电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74AUP2G86GN,115

产品描述logic gates low-power dual 2-input OR gate
产品类别逻辑    逻辑   
文件大小278KB,共21页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
标准
下载文档 详细参数 选型对比 全文预览

74AUP2G86GN,115概述

logic gates low-power dual 2-input OR gate

74AUP2G86GN,115规格参数

参数名称属性值
Source Url Status Check Date2013-06-14 00:00:00
Brand NameNXP Semiconduc
是否Rohs认证符合
厂商名称NXP(恩智浦)
零件包装代码SON
包装说明1.20 X 1 MM, 0.35 MM HEIGHT, SOT-1116, SON-8
针数8
制造商包装代码SOT1116
Reach Compliance Codecompli

文档预览

下载PDF文档
74AUP2G86
Low-power dual 2-input EXCLUSIVE-OR gate
Rev. 8 — 24 January 2013
Product data sheet
1. General description
The 74AUP2G86 provides the dual 2-input EXCLUSIVE-OR function.
Schmitt trigger action at all inputs makes the circuit tolerant to slower input rise and fall
times across the entire V
CC
range from 0.8 V to 3.6 V.
This device ensures a very low static and dynamic power consumption across the entire
V
CC
range from 0.8 V to 3.6 V.
This device is fully specified for partial power-down applications using I
OFF
. The I
OFF
circuitry disables the output, preventing a damaging backflow current through the device
when it is powered down.
2. Features and benefits
Wide supply voltage range from 0.8 V to 3.6 V
High noise immunity
Complies with JEDEC standards:
JESD8-12 (0.8 V to 1.3 V)
JESD8-11 (0.9 V to 1.65 V)
JESD8-7 (1.2 V to 1.95 V)
JESD8-5 (1.8 V to 2.7 V)
JESD8-B (2.7 V to 3.6 V)
ESD protection:
HBM JESD22-A114F Class 3A exceeds 5000 V
MM JESD22-A115-A exceeds 200 V
CDM JESD22-C101E exceeds 1000 V
Low static power consumption; I
CC
= 0.9
A
(maximum)
Latch-up performance exceeds 100 mA per JESD78 Class II
Inputs accept voltages up to 3.6 V
Low noise overshoot and undershoot < 10 % of V
CC
I
OFF
circuitry provides partial Power-down mode operation
Multiple package options
Specified from
40 C
to +85
C
and
40 C
to +125
C

74AUP2G86GN,115相似产品对比

74AUP2G86GN,115 74AUP2G86GD,125 74AUP2G86GT,115 74AUP2G86GM,125 74AUP2G86DC,125 74AUP2G86GS,115
描述 logic gates low-power dual 2-input OR gate logic gates low-pwr dual 2-input exclusive-OR gate logic gates 1.8V dual low-pwr logic gates 1.8V dual low-pwr logic gates 1.8V dual LO-pow logic gates OR 4.6 V 20 mA
Brand Name NXP Semiconduc NXP Semiconduc NXP Semiconduc NXP Semiconduc NXP Semiconduc NXP Semiconduc
是否Rohs认证 符合 符合 符合 符合 符合 符合
厂商名称 NXP(恩智浦) NXP(恩智浦) NXP(恩智浦) NXP(恩智浦) NXP(恩智浦) NXP(恩智浦)
零件包装代码 SON SON SON QFN SSOP SON
包装说明 1.20 X 1 MM, 0.35 MM HEIGHT, SOT-1116, SON-8 VSON, SOLCC8,.12,20 VSON, SOLCC8,.04,20 VQCCN, LCC8,.06SQ,20 VSSOP, TSSOP8,.12,20 1.35 X 1 MM, 0.35 MM HEIGHT, 0.35 MM PITCH, SOT-1203, SON-8
针数 8 8 8 8 8 8
制造商包装代码 SOT1116 SOT996-2 SOT833-1 SOT902-2 SOT765-1 SOT1203
Reach Compliance Code compli compli compli compli compli compli
系列 - AUP/ULP/V AUP/ULP/V AUP/ULP/V AUP/ULP/V -
JESD-30 代码 - R-PDSO-N8 R-PDSO-N8 S-PQCC-N8 R-PDSO-G8 -
JESD-609代码 - e3 e3 e4 e4 -
长度 - 3 mm 1.95 mm 1.6 mm 2.3 mm -
负载电容(CL) - 30 pF 30 pF 30 pF 30 pF -
逻辑集成电路类型 - XOR GATE XOR GATE XOR GATE XOR GATE -
最大I(ol) - 0.0017 A 0.0017 A 0.0017 A 0.0017 A -
湿度敏感等级 - 1 1 1 1 -
功能数量 - 2 2 2 2 -
输入次数 - 2 2 2 2 -
端子数量 - 8 8 8 8 -
最高工作温度 - 125 °C 125 °C 125 °C 125 °C -
最低工作温度 - -40 °C -40 °C -40 °C -40 °C -
封装主体材料 - PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY -
封装代码 - VSON VSON VQCCN VSSOP -
封装等效代码 - SOLCC8,.12,20 SOLCC8,.04,20 LCC8,.06SQ,20 TSSOP8,.12,20 -
封装形状 - RECTANGULAR RECTANGULAR SQUARE RECTANGULAR -
封装形式 - SMALL OUTLINE, VERY THIN PROFILE SMALL OUTLINE, VERY THIN PROFILE CHIP CARRIER, VERY THIN PROFILE SMALL OUTLINE, VERY THIN PROFILE, SHRINK PITCH -
包装方法 - TAPE AND REEL TAPE AND REEL TAPE AND REEL TAPE AND REEL -
峰值回流温度(摄氏度) - NOT SPECIFIED 260 260 260 -
电源 - 1.2/3.3 V 1.2/3.3 V 1.2/3.3 V 1.2/3.3 V -
Prop。Delay @ Nom-Su - 26.6 ns 26.6 ns 26.6 ns 26.6 ns -
传播延迟(tpd) - 26.6 ns 26.6 ns 26.6 ns 26.6 ns -
认证状态 - Not Qualified Not Qualified Not Qualified Not Qualified -
施密特触发器 - NO NO NO NO -
座面最大高度 - 0.5 mm 0.5 mm 0.5 mm 1 mm -
最大供电电压 (Vsup) - 3.6 V 3.6 V 3.6 V 3.6 V -
最小供电电压 (Vsup) - 0.8 V 0.8 V 0.8 V 0.8 V -
标称供电电压 (Vsup) - 1.1 V 1.2 V 1.1 V 1.2 V -
表面贴装 - YES YES YES YES -
技术 - CMOS CMOS CMOS CMOS -
温度等级 - AUTOMOTIVE AUTOMOTIVE AUTOMOTIVE AUTOMOTIVE -
端子面层 - Matte Tin (Sn) Tin (Sn) NICKEL PALLADIUM GOLD NICKEL PALLADIUM GOLD -
端子形式 - NO LEAD NO LEAD NO LEAD GULL WING -
端子节距 - 0.5 mm 0.5 mm 0.5 mm 0.5 mm -
端子位置 - DUAL DUAL QUAD DUAL -
处于峰值回流温度下的最长时间 - NOT SPECIFIED 30 30 30 -
宽度 - 2 mm 1 mm 1.6 mm 2 mm -

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 383  662  285  738  1577  8  14  6  15  32 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved