电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72T36135ML5BB

产品描述fifo 512k X 36 terasync fifo
产品类别半导体    其他集成电路(IC)   
文件大小498KB,共48页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 选型对比 全文预览

72T36135ML5BB在线购买

供应商 器件名称 价格 最低购买 库存  
72T36135ML5BB - - 点击查看 点击购买

72T36135ML5BB概述

fifo 512k X 36 terasync fifo

72T36135ML5BB规格参数

参数名称属性值
ManufactureIDT (Integrated Device Technology)
产品种类
Product Category
FIFO
RoHSN
电源电压-最大
Supply Voltage - Max
2.625 V
Supply Voltage - Mi2.375 V
封装 / 箱体
Package / Case
PBGA-240
系列
Packaging
Bulk

文档预览

下载PDF文档
2.5V 18M-BIT HIGH-SPEED TeraSync
TM
FIFO 36-BIT CONFIGURATIONS
524,288 x 36
IDT72T36135M
FEATURES:
Industry’s largest FIFO memory organization:
IDT72T36135
524,288 x 36 - 18M-bits
Up to 200 MHz Operation of Clocks
Functionally and pin compatible to 9Mbit IDT72T36125 TeraSync
devices
User selectable HSTL/LVTTL Input and/or Output
User selectable Asynchronous read and/or write port timing
Mark & Retransmit, resets read pointer to user marked position
Write Chip Select (WCS) input disables Write Port
Read Chip Select (RCS) synchronous to RCLK
Programmable Almost-Empty and Almost-Full flags, each flag can
default to one of eight preselected offsets
Program programmable flags by either serial or parallel means
Selectable synchronous/asynchronous timing modes for Almost-
Empty and Almost-Full flags
Separate SCLK input for Serial programming of flag offsets
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable settings
Empty and Full flags signal FIFO status
Select IDT Standard timing (using
EF[1:2]
and
FF[1:2]
flags) or First
Word Fall Through timing (using
OR[1:2]
and
IR[1:2]
flags)
Output enable puts data outputs into high impedance state
JTAG port, provided for Boundary Scan function
Available in 240-pin (19mm x 19mm)Plastic Ball Grid Array (PBGA)
50% more space saving than the leading 9M-bit FIFOs
Independent Read and Write Clocks (permit reading and writing
simultaneously)
High-performance submicron CMOS technology
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
FUNCTIONAL BLOCK DIAGRAM
D
0
-D
n
(x36)
WEN
WCLK/WR
WCS
LD
SEN
SCLK
INPUT REGISTER
OFFSET REGISTER
FF/IR[1:2]
PAF[1:2]
EF/OR[1:2]
PAE[1:2]
FWFT/SI
PFM
FSEL0
FSEL1
ASYW
WRITE CONTROL
LOGIC
FLAG
LOGIC
RAM ARRAY
524,288 x 36
READ POINTER
WRITE POINTER
MRS
PRS
TCK
TRST
TMS
TDO
TDI
Vref
WHSTL
RHSTL
SHSTL
RESET
LOGIC
JTAG CONTROL
(BOUNDARY
SCAN)
OUTPUT REGISTER
READ
CONTROL
LOGIC
RT
MARK
ASYR
HSTL I/0
CONTROL
RCLK/RD
REN
RCS
OE
6723 drw01
Q
0
-Q
n
(x36)
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The TeraSync FIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
©
2016 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
MAY 2016
DSC-6723/5

72T36135ML5BB相似产品对比

72T36135ML5BB 72T36135ML6BB 72T36135ML6BBI
描述 fifo 512k X 36 terasync fifo fifo 512k X 36 terasync fifo fifo 512k X 36 terasync fifo
Manufacture IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
产品种类
Product Category
FIFO FIFO FIFO
RoHS N N N
电源电压-最大
Supply Voltage - Max
2.625 V 2.625 V 2.625 V
Supply Voltage - Mi 2.375 V 2.375 V 2.375 V
封装 / 箱体
Package / Case
PBGA-240 PBGA-240 PBGA-240
系列
Packaging
Bulk Bulk Bulk

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1220  1180  493  2861  2740  4  8  41  1  53 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved