电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72201L15J

产品描述fifo synchronous fifo 256x9
产品类别半导体    其他集成电路(IC)   
文件大小286KB,共14页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

72201L15J在线购买

供应商 器件名称 价格 最低购买 库存  
72201L15J - - 点击查看 点击购买

72201L15J概述

fifo synchronous fifo 256x9

72201L15J规格参数

参数名称属性值
ManufactureIDT (Integrated Device Technology)
产品种类
Product Category
FIFO
RoHSN
电源电压-最大
Supply Voltage - Max
5.5 V
Supply Voltage - Mi4.5 V
封装 / 箱体
Package / Case
PLCC-32
系列
Packaging
Tube
工厂包装数量
Factory Pack Quantity
32

文档预览

下载PDF文档
CMOS SyncFIFO
64 x 9, 256 x 9, 512 x 9,
1,024 x 9, 2,048 x 9,
4,096 x 9 and 8,192 x 9
FEATURES:
IDT72421, IDT72201
IDT72211, IDT72221
IDT72231, IDT72241
IDT72251
64 x 9-bit organization (IDT72421)
256 x 9-bit organization (IDT72201)
512 x 9-bit organization (IDT72211)
1,024 x 9-bit organization (IDT72221)
2,048 x 9-bit organization (IDT72231)
4,096 x 9-bit organization (IDT72241)
8,192 x 9-bit organization (IDT72251)
10 ns read/write cycle time
Read and Write Clocks can be independent
Dual-Ported zero fall-through time architecture
Empty and Full Flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags can be set
to any depth
Programmable Almost-Empty and Almost-Full flags default to
Empty+7, and Full-7, respectively
Output enable puts output data bus in high-impedance state
Advanced submicron CMOS technology
Available in the 32-pin plastic leaded chip carrier (PLCC) and
32-pin Thin Quad Flat Pack (TQFP)
For through-hole product please see the IDT72420/72200/72210/
72220/72230/72240 data sheet
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
The IDT72421/72201/72211/72221/72231/72241/72251 SyncFIFO™
are very high-speed, low-power First-In, First-Out (FIFO) memories with
clocked read and write controls. These devices have a 64, 256, 512, 1,024,
2,048, 4,096, and 8,192 x 9-bit memory array, respectively. These FIFOs are
applicable for a wide variety of data buffering needs such as graphics, local area
networks and interprocessor communication.
These FIFOs have 9-bit input and output ports. The input port is controlled
by a free-running clock (WCLK), and two write enable pins (WEN1, WEN2).
Data is written into the Synchronous FIFO on every rising clock edge when
the write enable pins are asserted. The output port is controlled by another clock
pin (RCLK) and two read enable pins (REN1,
REN2).
The Read Clock can
be tied to the Write Clock for single clock operation or the two clocks can run
asynchronous of one another for dual-clock operation. An output enable pin
(OE) is provided on the read port for three-state control of the output.
The Synchronous FIFOs have two fixed flags, Empty (EF) and Full (FF).
Two programmable flags, Almost-Empty (PAE) and Almost-Full (PAF), are
provided for improved system control. The programmable flags default to
Empty+7 and Full-7 for
PAE
and
PAF,
respectively. The programmable flag
offset loading is controlled by a simple state machine and is initiated by asserting
the load pin (LD).
These FIFOs are fabricated using high-speed submicron CMOS technology.
DESCRIPTION:
FUNCTIONAL BLOCK DIAGRAM
WCLK
WEN1
WEN2
D
0
- D
8
LD
INPUT REGISTER
OFFSET REGISTER
EF
PAE
PAF
FF
WRITE CONTROL
LOGIC
RAM ARRAY
64 x 9, 256 x 9,
512 x 9, 1,024 x 9,
2,048 x 9, 4,096 x 9,
8,192 x 9
FLAG
LOGIC
WRITE POINTER
READ POINTER
READ CONTROL
LOGIC
OUTPUT REGISTER
RESET LOGIC
RCLK
REN1
REN2
RS
OE
Q
0
- Q
8
2655 drw01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The SyncFIFO is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
©
2013
AUGUST 2013
DSC-2655/6
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
急求做网络虚拟串口的合作伙伴
Hi,你好! 我的产品用到串口网络虚拟方面的应用(类似串口服务器,把真实串口通过网络虚拟为远程PC的“本地”COM口),不知大家能否提供网络串口相关的驱动程序,以便我们集成?具体合作方 ......
zhengkangshan 嵌入式系统
获取根目录(\)对应的盘符
我在驱动中挂接ZwCreateFile,通过判断操作的文件所在的盘符(比如D),来程序对硬盘的访问. 但是当在cmd.exe中输入下面的命令 d:\>copy c:\123.txt 2.txt 或者是 d:\1111\>copy c:\123.txt 2.t ......
wxq20061001 嵌入式系统
请教为什么下面程序在s3c2440的板子上不能够正常显示800*600的起始画面
各位大侠, 请教为什么下面程序在s3c2440的板子上不能够正常显示800*600的起始画面 代码如下: #include #include #include "option.h" #include "def.h" #include "2440addr.h" ......
sg256 嵌入式系统
OMAP1710 USB问题
各位大大有谁做过OMAP1710 USB模块,这里我选择的模式是6pin,外部tranciver(TUSB1105),作device用。是不用OTG的。 现在的状况是:irq_src中断类型寄存器在插上USB线时能进入device_state_c ......
zhaozonghui 嵌入式系统
裸板程序之nand操作
先附上源码,晚点再分享过程。 ...
影子的影子 嵌入式系统
51单片机与pc串口通讯的问题?
在51单片机与pc串口通讯中,单片机串口选用"工作方式3",即寄存器中SM0 ,SM1 选为1,1. 根据书本说明,选用"工作方式3", 整个数据帧格式是 1个开始位,8个数据位,一个TB8寄存器数据,一个结束位 ......
kerong12 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2411  1849  2586  2503  1270  16  18  27  9  38 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved