电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72V293L15PF8

产品描述fifo 128kx9/ 64kx18 3.3V super sync II fifo
产品类别半导体    其他集成电路(IC)   
文件大小547KB,共45页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

72V293L15PF8在线购买

供应商 器件名称 价格 最低购买 库存  
72V293L15PF8 - - 点击查看 点击购买

72V293L15PF8概述

fifo 128kx9/ 64kx18 3.3V super sync II fifo

72V293L15PF8规格参数

参数名称属性值
ManufactureIDT (Integrated Device Technology)
产品种类
Product Category
FIFO
RoHSN
电源电压-最大
Supply Voltage - Max
3.45 V
Supply Voltage - Mi3.15 V
封装 / 箱体
Package / Case
TQFP-80
系列
Packaging
Reel
工厂包装数量
Factory Pack Quantity
750

文档预览

下载PDF文档
3.3 VOLT HIGH-DENSITY SUPERSYNC II™ NARROW BUS FIFO
512 x 18/1,024 x 9, 1,024 x 18/2,048 x 9
IDT72V223, IDT72V233
IDT72V243, IDT72V253
2,048 x 18/4,096 x 9, 4,096 x 18/8,192 x 9
IDT72V263, IDT72V273
8,192 x 18/16,384 x 9, 16,384 x 18/32,768 x 9
IDT72V283, IDT72V293
32,768 x 18/65,536 x 9, 65,536 x 18/131,072 x 9
FEATURES:
Choose among the following memory organizations:
IDT72V223
512 x 18/1,024 x 9
IDT72V233
1,024 x 18/2,048 x 9
IDT72V243
2,048 x 18/4,096 x 9
IDT72V253
4,096 x 18/8,192 x 9
IDT72V263
8,192 x 18/16,384 x 9
IDT72V273
16,384 x 18/32,768 x 9
IDT72V283
32,768 x 18/65,536 x 9
IDT72V293
65,536 x 18/131,072 x 9
Functionally compatible with the IDT72V255LA/72V265LA and
IDT72V275/72V285 SuperSync FIFOs
Up to 166 MHz Operation of the Clocks
User selectable Asynchronous read and/or write ports (BGA Only)
User selectable input and output port bus-sizing
- x9 in to x9 out
- x9 in to x18 out
- x18 in to x9 out
- x18 in to x18 out
Pin to Pin compatible to the higher density of IDT72V2103/72V2113
Big-Endian/Little-Endian user selectable byte representation
5V tolerant inputs
Fixed, low first word latency
Zero latency retransmit
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable settings
Empty, Full and Half-Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags, each flag can
default to one of eight preselected offsets
Selectable synchronous/asynchronous timing modes for Almost-
Empty and Almost-Full flags
Program programmable flags by either serial or parallel means
Select IDT Standard timing (using
EF
and
FF
flags) or First Word
Fall Through timing (using
OR
and
IR
flags)
Output enable puts data outputs into high impedance state
Easily expandable in depth and width
JTAG port, provided for Boundary Scan function (BGA Only)
Independent Read and Write Clocks (permit reading and writing
simultaneously)
Available in a 80-pin Thin Quad Flat Pack (TQFP) or a 100-pin Ball
Grid Array (BGA) (with additional features)
High-performance submicron CMOS technology
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
FUNCTIONAL BLOCK DIAGRAM
*Available on the
BGA package only.
D
0
-D
n
(x9 or x18)
WEN
WCLK/WR
*
INPUT REGISTER
LD SEN
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF
FWFT/SI
PFM
FSEL0
FSEL1
*
ASYW
WRITE CONTROL
LOGIC
WRITE POINTER
RAM ARRAY
512 x 18 or 1,024 x 9
1,024 x 18 or 2,048 x 9
2,048 x 18 or 4,096 x 9
4,096 x 18 or 8,192 x 9
8,192 x 18 or 16,384 x 9
16,384 x 18 or 32,768 x 9
32,768 x 18 or 65,536 x 9
65,536 x 18 or 131,072 x 9
FLAG
LOGIC
READ POINTER
BE
IP
IW
OW
MRS
PRS
CONTROL
LOGIC
BUS
CONFIGURATION
RESET
LOGIC
OUTPUT REGISTER
READ
CONTROL
LOGIC
RT
RM
ASYR
*
RCLK/RD
*
*
*
**
TCK
TRST
TMS
TDI
TDO
JTAG CONTROL
(BOUNDARY SCAN)
*
OE
Q
0
-Q
n
(x9 or x18)
REN
*
4666 drw01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The SuperSync II FIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
©2014
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
JULY 2014
DSC-4666/17
我的C语言学迷了!帮忙大神看一下《数字的处理与判断》
本帖最后由 bqgup 于 2021-8-23 19:43 编辑 #我的C语言学迷了!帮忙大神看一下《数字的处理与判断》 ##问题描述 559053 ##我的代码 ```cpp #include #include int main() { int ......
bqgup 创意市集
eeworld里面要在贴子里面贴图该怎么办?图放在自己的电脑里面删除了在eeworld的网页上就看不到了。
eeworld里面要在贴子里面贴图该怎么办?图放在自己的电脑里面删除了在eeworld的网页上就看不到了。...
sbdhgxm 嵌入式系统
MSP430之GPIO&ADC&串口
最近做的采集设备,采用低功耗的MSP430,。主控芯片需要完成完成三个功能:恒流芯片的驱动(四个管脚输出),8通道ADC转换,波特率230400串口通信。调试完成,每1ms启动一次转换与串口发送数 ......
Jacktang 微控制器 MCU
提取同步信号
夏老师您好!:) 我最近在做曼彻斯特解码,在做到同步信号提取这一步时,通过锁相现在将曼码的边沿信号提取成脉冲信号了,但是曼码上,连续的‘1’和连续的‘0’中间处的时钟信号没提取出来, ......
Flotant_wings FPGA/CPLD
powerpc e300 的浮点运算怎么加
powerpc e300 的浮点运算怎么加...
sun00000 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2768  1865  1223  370  1093  12  46  58  33  27 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved