电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

0805H0500223JDR

产品描述Ceramic Capacitor, Multilayer, Ceramic, 50V, 5% +Tol, 5% -Tol, X7R, 15% TC, 0.022uF, Surface Mount, 0805, CHIP
产品类别无源元件    电容器   
文件大小540KB,共9页
制造商Knowles
官网地址http://www.knowles.com
下载文档 详细参数 全文预览

0805H0500223JDR概述

Ceramic Capacitor, Multilayer, Ceramic, 50V, 5% +Tol, 5% -Tol, X7R, 15% TC, 0.022uF, Surface Mount, 0805, CHIP

0805H0500223JDR规格参数

参数名称属性值
是否Rohs认证不符合
Objectid1173312191
包装说明, 0805
Reach Compliance Codecompliant
ECCN代码EAR99
电容0.022 µF
电容器类型CERAMIC CAPACITOR
介电材料CERAMIC
JESD-609代码e0
安装特点SURFACE MOUNT
多层Yes
负容差5%
端子数量2
最高工作温度125 °C
最低工作温度-55 °C
封装形状RECTANGULAR PACKAGE
包装方法TR, 13 INCH
正容差5%
额定(直流)电压(URdc)50 V
参考标准IECQ-CECC
尺寸代码0805
表面贴装YES
温度特性代码X7R
温度系数15% ppm/°C
端子面层Tin/Lead (Sn/Pb) - with Nickel (Ni) barrier
端子形状WRAPAROUND

文档预览

下载PDF文档
MLCC
High Reliability IECQ-CECC Ranges
IECQ-CECC MLCC Capacitors
Electrical Details
Capacitance Range
Temperature Coefficient of
Capacitance (TCC)
C0G/NP0
X7R
C0G/NP0
X7R
Insulation Resistance (IR)
Dielectric Withstand Voltage (DWV)
C0G/NP0
X7R
0.47pF to 6.8µF
0 ± 30ppm/˚C
±15% from -55˚C to +125˚C
Cr > 50pF
≤0.0015
Cr
50pF = 0.0015(15÷Cr+0.7)
0.025
100G or 1000secs (whichever is the less)
Voltage applied for 5 ±1 seconds, 50mA
charging current maximum
Zero
<2% per time decade
A range of specialist high reliability MLCCs for use in
critical or high reliability environments. All fully
tested/approved and available with a range of suitable
termination options, including tin/lead plating and Syfer
FlexiCap™.
Dissipation Factor
Ageing Rate
IECQ-CECC – maximum capacitance values
0603
16V
C0G/NP0
X7R
C0G/NP0
X7R
C0G/NP0
X7R
C0G/NP0
X7R
C0G/NP0
X7R
C0G/NP0
X7R
C0G/NP0
X7R
1.5nF
100nF
1.0nF
56nF
470pF
47nF
330pF
10nF
100pF
5.6nF
n/a
n/a
n/a
n/a
0805
6.8nF
330nF
4.7nF
220nF
2.7nF
220nF
1.8nF
47nF
680pF
27nF
330pF
8.2nF
n/a
n/a
1206
22nF
1.0μF
15nF
820nF
10nF
470nF
6.8nF
150nF
2.2nF
100nF
1.5nF
33nF
470pF
4.7nF
1210
33nF
1.5μF
22nF
1.2μF
18nF
1.0μF
12nF
470nF
4.7nF
220nF
3.3nF
100nF
1.0nF
15nF
1808
33nF
1.5μF
27nF
1.2μF
18nF
680nF
12nF
330nF
4.7nF
180nF
3.3nF
100nF
1.2nF
18nF
1812
100nF
3.3μF
68nF
2.2μF
33nF
1.5μF
27nF
1.0μF
12nF
470nF
10nF
270nF
3.3nF
56nF
2220
150nF
5.6μF
100nF
4.7μF
68nF
2.2μF
47nF
1.5μF
22nF
1.0μF
15nF
560nF
8.2nF
120nF
2225
220nF
6.8μF
150nF
5.6μF
100nF
3.3μF
68nF
1.5μF
27nF
1.0μF
22nF
820nF
10nF
150nF
25V
50/63V
100V
200/250V
500V
1kV
Ordering Information – IECQ-CECC Range
1210
Chip Size
0603
0805
1206
1210
1808
1812
2220
2225
Y
Termination
Y
= FlexiCap™
termination base with
nickel barrier (100%
matte tin plating).
RoHS compliant.
H
= FlexiCap™
termination base with
nickel barrier (Tin/
lead plating with min.
10% lead). Not RoHS
compliant.
F
= Silver Palladium.
RoHS compliant.
J
= Silver base with
nickel barrier (100%
matte tin plating).
RoHS compliant.
A
= Silver base with
nickel barrier (Tin/lead
plating with min. 10%
lead). Not RoHS
compliant.
100
Rated Voltage
016
= 16V
025
= 25V
050
= 50V
063
= 63V
100
= 100V
200
= 200V
250
= 250V
500
= 500V
1K0
= 1kV
0103
Capacitance in Pico
farads (pF)
First digit is 0.
Second and third digits are
significant figures of
capacitance code. The fourth
digit is number of zeros
following. Example:
0103
= 10nF
J
Capacitance
Tolerance
<10pF
B
= ±0.1pF
C
= ±0.25pF
D
= ±0.5pF
10pF
F
= ±1%
G
= ±2%
J
= ±5%
K
= ±10%
M
= ±20%
D
Dielectric
Codes
D
= X7R (2R1) with
IECQCECC release
F
= C0G/NP0
(1B/NP0) with
IECQCECC release
B
= 2X1/BX
released in
accordance with
IECQ-CECC
R
= 2C1/BZ
released in
accordance with
IECQ-CECC
For
B
and
R
codes
please refer to
TCC/VCC range for
full capacitance
values
T
Packaging
T
= 178mm
(7”) reel
R
= 330mm
(13”) reel
B
= Bulk pack
- tubs or trays
___
Suffix code
Used for specific
customer
requirements
© Knowles 2014
IECQ-CECCDatasheet Issue 4 (P109796) Release Date 04/11/14
Page 1 of 9
Tel: +44 1603 723300 | Email SyferSales@knowles.com | www.knowlescapacitors.com/syfer
说说我的AVR解锁过程……
以前手上几片ATMEGA169因为看错而被锁,试了几种方法都没法解锁,于是就扔掉了,可是就在昨天我打样的3PCS的ATMEGA88V其中有两片一时大意看错(选择外部晶体我却选了外部时钟)又被锁了,于是用 ......
gh131413 单片机
要求写一篇关于#VHDL语言程序设计中INOUT端口的使用与实例分析#的论文
论文题目:VHDL语言程序设计中INOUT端口的使用与实例分析论文要求:论文的重点是要讨论如何正确使用INOUT端口,可以结合QuartusⅡ软件的综合、仿真结果,举例分析常见错误用法导致的结果与设计 ......
柚子999 FPGA/CPLD
labview生成exe教程
labview生成exe...
安_然 测试/测量
垃圾贴截图,呼叫管理员
36118 36119...
jxb01033016 工作这点儿事
使用quartus II 编译出错 一直不懂为什么 求助!!!
我用quartus II 9.0编写的几乎所有程序都会出现这样一条Warning: Feature LogicLock is not available with your current license。 一直不明白到底哪里出错 什么是特色logiclock 啊 我也没 ......
紫遥violet FPGA/CPLD
步进电机的“相”
请问步进电机的“相”是什么意思呢? ...
梦溪开物 电机控制

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1936  2202  872  2055  2072  39  45  18  42  8 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved