电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72403L35SO8

产品描述fifo 64x4 high speed cmos fifo
产品类别半导体    其他集成电路(IC)   
文件大小276KB,共9页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

72403L35SO8在线购买

供应商 器件名称 价格 最低购买 库存  
72403L35SO8 - - 点击查看 点击购买

72403L35SO8概述

fifo 64x4 high speed cmos fifo

72403L35SO8规格参数

参数名称属性值
ManufactureIDT (Integrated Device Technology)
产品种类
Product Category
FIFO
RoHSN
电源电压-最大
Supply Voltage - Max
5.5 V
Supply Voltage - Mi4.5 V
封装 / 箱体
Package / Case
SOIC-16
系列
Packaging
Reel
工厂包装数量
Factory Pack Quantity
1000

文档预览

下载PDF文档
CMOS PARALLEL FIFO
64 x 4
FEATURES:
IDT72401
IDT72403
First-ln/First-Out Dual-Port memory
64 x 4 organization (IDT72401/72403)
RAM-based FIFO with low falI-through time
Low-power consumption
— Active: 175mW (typ.)
Maximum shift rate — 45MHz
High data output drive capability
Asynchronous and simultaneous read and write
Fully expandable by bit width
Fully expandable by word depth
IDT72403 have Output Enable pin to enable output data
High-speed data communications applications
High-performance CMOS technology
Available in CERDIP, plastic DIP and SOIC
Military product compliant to MlL-STD-883, Class B
Standard Military Drawing #5962-86846 and
5962-89523 is listed on this function.
Green parts available, see ordering information
DESCRIPTION:
The IDT72401 and IDT72403 are asynchronous high-performance
First-ln/First-Out memories organized 64 words by 4 bits. The IDT72403 also
has an Output Enable (OE) pin. The FlFOs accept 4-bit data at the data input
(D
0
-D
3
). The stored data stack up on a first-in/first-out basis.
A Shift Out (SO) signal causes the data at the next to last word to be shifted
to the output while all other data shifts down one location in the stack. The Input
Ready (IR) signal acts like a flag to indicate when the input is ready for new
data (IR = HIGH) or to signal when the FIFO is full (IR = LOW). The IR signal
can also be used to cascade multiple devices together. The Output Ready (OR)
signal is a flag to indicate that the output remains valid data (OR = HIGH) or
to indicate that the FIFO is empty (OR = LOW). The OR can also be used to
cascade multiple devices together.
Width expansion is accomplished by logically ANDing the IR and OR signals
to form composite signals.
Depth expansion is accomplished by tying the data inputs of one device to
the data outputs of the previous device. The IR pin of the receiving device is
connected to the SO pin of the sending device and the OR pin of the sending
device is connected to the Shift In (SI) pin of the receiving device.
Reading and writing operations are completely asynchronous allowing the
FIFO to be used as a buffer between two digital machines of widely varying
operating frequencies. The 45MHz speed makes these FlFOs ideal for high-
speed communication and controller applications.
Military grade product is manufactured in compliance with the of MIL-STD-
883, Class B.
FUNCTIONAL BLOCK DIAGRAM
SI
IR
INPUT
CONTROL
LOGIC
WRITE POINTER
WRITE MULTIPLEXER
OUTPUT
ENABLE
OE
(IDT72403 only)
D
0-3
DATA
IN
MEMORY
ARRAY
DATA
IN
Q
0-3
MR
MASTER
RESET
READ MULTIPLEXER
READ POINTER
MASTER
RESET
SO
OR
2747 drw01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc.
FAST is a trademark of National Semiconductor, Inc.
MILITARY AND COMMERCIAL TEMPERATURE RANGES
1
©
2012 Integrated Device Technology, Inc.
All rights reserved. Product specifications subject to change without notice.
JUNE 2012
DSC-2747/13
使用编译后的数据库文件作为连接文件提供给FPGA 模块需要者
If you want to keep your design files private for security reasons, you can use the Quartus® II database to send someone your full compilation results without sending your so ......
eeleader FPGA/CPLD
基于单片机EEPROM解析
在实际的应用中,保存在单片机 RAM 中的数据,掉电后就丢失了,保存在单片机的FLASH 中的数据,又不能随意改变,也就是不能用它来记录变化的数值。但是在某些场合,我们又确实需要记录下 ......
Aguilera 微控制器 MCU
老板,给点儿技术活儿吧!
看着挺有意思,转发一下 工作一年多了,生活基本上披星戴月,但收获不少,在原来团队领导的手下,我已经能独立做项目,独立出一些方案,策划执行。但现在由于领导的更换,新领导只交给我 ......
qwqwqw2088 工作这点儿事
幼儿园网络摄像机视频监控解决方案解析
为了让孩子尽早接受系统、科学的教育,大多数家长把子女送进幼儿园。但是由于孩子年龄小,整日看不到及其他各种原因,父母总是非常担心,尤其是当子女稍有不适,更是终日惶恐不安,进而影响正常 ......
xyh_521 工业自动化与控制
超级电容多方面的使用方法及电路图
本帖最后由 qwqwqw2088 于 2017-1-18 08:43 编辑 1. 前言 在前编中我们已经介绍了敝公司的超级电容(EDLC)的构造和特征以及与其他电容器等的比较。本次,我们将针对超级电容的代表性的使用 ......
qwqwqw2088 模拟与混合信号
【Altera SOC体验之旅】SOC在系统集成方面的优势
本帖最后由 小梅哥 于 2015-3-19 17:04 编辑 以前一直使用altera的fpga器件。大部分情况下使用的是verilog自己写逻辑,涉及到需要cpu处理的时候,也使用NIOS II处理器。现在,altera推出了SO ......
小梅哥 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1970  2736  1407  2090  1268  40  21  56  3  47 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved