电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72V211L10J8

产品描述fifo 512x9 3.3V sync fifo
产品类别半导体    其他集成电路(IC)   
文件大小285KB,共14页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

72V211L10J8在线购买

供应商 器件名称 价格 最低购买 库存  
72V211L10J8 - - 点击查看 点击购买

72V211L10J8概述

fifo 512x9 3.3V sync fifo

72V211L10J8规格参数

参数名称属性值
ManufactureIDT (Integrated Device Technology)
产品种类
Product Category
FIFO
RoHSN
电源电压-最大
Supply Voltage - Max
3.6 V
Supply Voltage - Mi3 V
封装 / 箱体
Package / Case
PLCC-32
系列
Packaging
Reel
工厂包装数量
Factory Pack Quantity
750

文档预览

下载PDF文档
3.3 VOLT CMOS SyncFIFO™
256 x 9, 512 x 9,
1,024 x 9, 2,048 x 9,
4,096 x 9 and 8,192 x 9
IDT72V201, IDT72V211
IDT72V221, IDT72V231
IDT72V241, IDT72V251
FEATURES:
256 x 9-bit organization IDT72V201
512 x 9-bit organization IDT72V211
1,024 x 9-bit organization IDT72V221
2,048 x 9-bit organization IDT72V231
4,096 x 9-bit organization IDT72V241
8,192 x 9-bit organization IDT72V251
10 ns read/write cycle time
5V input tolerant
Read and Write clocks can be independent
Dual-Ported zero fall-through time architecture
Empty and Full Flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags can be set to
any depth
Programmable Almost-Empty and Almost-Full flags default to
Empty+7, and Full-7, respectively
Output Enable puts output data bus in high-impedance state
Advanced submicron CMOS technology
Available in 32-pin plastic leaded chip carrier (PLCC) and 32-pin
plastic Thin Quad FlatPack (TQFP)
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
DESCRIPTION:
The IDT72V201/72V211/72V221/72V231/72V241/72V251 SyncFIFOs™
are very high-speed, low-power First-In, First-Out (FIFO) memories with
clocked read and write controls. The architecture, functional operation and pin
assignments are identical to those of the IDT72201/72211/72221/72231/
72241/72251, but operate at a power supply voltage (Vcc) between 3.0V and
3.6V. These devices have a 256, 512, 1,024, 2,048, 4,096 and 8,192 x 9-
bit memory array, respectively. These FIFOs are applicable for a wide variety
of data buffering needs such as graphics, local area networks and interprocessor
communication.
These FIFOs have 9-bit input and output ports. The input port is
controlled by a free-running clock (WCLK), and two Write Enable pins
(WEN1, WEN2). Data is written into the Synchronous FIFO on every
rising clock edge when the Write Enable pins are asserted. The output
port is controlled by another clock pin (RCLK) and two Read Enable pins
(REN1,
REN2).
The Read Clock can be tied to the Write Clock for single
clock operation or the two clocks can run asynchronous of one another
for dual-clock operation. An Output Enable pin (OE) is provided on the
read port for three-state control of the output.
The Synchronous FIFOs have two fixed flags, Empty (EF) and Full (FF).
Two programmable flags, Almost-Empty (PAE) and Almost-Full (PAF), are
provided for improved system control. The programmable flags default to
Empty+7 and Full-7 for
PAE
and
PAF,
respectively. The programmable flag
offset loading is controlled by a simple state machine and is initiated by asserting
the Load pin (LD).
These FIFOs are fabricated using high-speed submicron CMOS
technology.
FUNCTIONAL BLOCK DIAGRAM
WCLK
WEN1
WEN2
INPUT REGISTER
OFFSET REGISTER
EF
PAE
PAF
FF
D
0
- D
8
LD
WRITE CONTROL
LOGIC
RAM ARRAY
256 x 9, 512 x 9,
1,024 x 9, 2,048 x 9,
4,096 x 9, 8,192 x 9
FLAG
LOGIC
WRITE POINTER
READ POINTER
READ CONTROL
LOGIC
OUTPUT REGISTER
RESET LOGIC
RCLK
REN1
REN2
RS
OE
Q
0
- Q
8
4092 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. SyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
AUGUST 2013
DSC-4092/6
©2013
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
Altium Designer6.9破解文件
很好的一个破解文件啊,值得收藏!!!...
jiajiajk NXP MCU
可以这样理解DCDC的拓扑分类
任何电子产品都离不开电源的设计,其中DCDC是使用频率最高的。 DCDC共分三种,降压电路,升压电路,升降压电路,常用的是前两种。 降压电路,将系统输入电压,比如常规的5V,12V,24V,48V ......
火辣西米秀 电源技术
【R7F0C809】设计发贴——1——之晒美照
本帖最后由 qq4988 于 2015-8-12 21:43 编辑 今天收到了瑞萨的开发板,打开以后,发现一个仿真器,一个开发板,东西准备的非常全,先晒一张美照吧 209993 209994 2 ......
qq4988 瑞萨MCU/MPU
自己动手设置STM32头文件配置系统PLL时钟及操作I/O口
自己动手设置STM32头文件配置系统PLL时钟及操作I/O口简单操作例程! 46073...
416561760 stm32/stm8
AMS1117-3.3输出端电容发烫
220V转24V 适配器输出给电路板供电,进板子后经过100uF/100V的电解电容后经过DCDC电源模块(用的金升阳的10W的小电源模块),后又经过100uF/100V电解电容后进入AMS1117-3.3,后又经过100 ......
shenlan0302 微控制器 MCU
影响FPGA设计中时钟因素的探讨
影响FPGA设计中时钟因素的探讨,个人推荐!...
duanwuyu FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 901  2560  1256  1646  2153  28  57  55  20  37 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved