电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V35761SA183BG8

产品描述sram 4M 3.3V I/O pbsrm fast X3
产品类别半导体    其他集成电路(IC)   
文件大小326KB,共21页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

71V35761SA183BG8在线购买

供应商 器件名称 价格 最低购买 库存  
71V35761SA183BG8 - - 点击查看 点击购买

71V35761SA183BG8概述

sram 4M 3.3V I/O pbsrm fast X3

71V35761SA183BG8规格参数

参数名称属性值
ManufactureIDT (Integrated Device Technology)
产品种类
Product Category
SRAM
RoHSN
Memory Size4 Mbi
Organizati128 k x 36
封装 / 箱体
Package / Case
PBGA-119
系列
Packaging
Reel
工厂包装数量
Factory Pack Quantity
1000

文档预览

下载PDF文档
128K x 36
IDT71V35761YS/S
3.3V Synchronous SRAMs
IDT71V35761YSA/SA
3.3V I/O, Pipelined Outputs
Burst Counter, Single Cycle Deselect
Features
128K x 36 memory configurations
Supports high system speed:
Commercial:
– 200MHz 3.1ns clock access time
Commercial and Industrial:
– 183MHz 3.3ns clock access time
– 166MHz 3.5ns clock access time
LBO
input selects interleaved or linear burst mode
Self-timed write cycle with global write control (GW), byte write
enable (BWE), and byte writes (BWx)
3.3V core power supply
Power down controlled by ZZ input
3.3V I/O
Optional - Boundary Scan JTAG Interface (IEEE 1149.1
compliant)
Packaged in a JEDEC Standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch ball
grid array
Description
The IDT71V35761 are high-speed SRAMs organized as
128K x 36. The IDT71V35761 SRAMs contain write, data, address and
control registers. Internal logic allows the SRAM to generate a self-timed
write based upon a decision which can be left until the end of the write cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V35761 can provide four cycles of data for
a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will be pipelined for one
cycle before it is available on the next rising clock edge. If burst mode
operation is selected (ADV=LOW), the subsequent three cycles of output
data will be available to the user on the next three rising clock edges. The
order of these three addresses are defined by the internal burst counter
and the
LBO
input pin.
The IDT71V35761 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and 165 fine pitch ball grid array.
Pin Description Summary
A
0
-A
17
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
,
BW
2
,
BW
3
,
BW
4
(1)
CLK
ADV
ADSC
ADSP
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enable
Chip Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Asynchronous
Synchronous
N/A
N/A
5301 tbl 01
1
©2010 Integrated Device Technology, Inc.
MAY 2010
DSC-5301/05
基于MSP430的触摸按键
474677那么从实现角度来说,要实现触摸功能需要有RC振荡比较网络,比较器以及计数器。而MSP430具有这类资源,且其管脚漏电流非常小,非常适合用于触摸按键的功能。目前主要有检测RC充放电时间的 ......
Jacktang 微控制器 MCU
电噪声对控制系统的影响
当控制系统在高量电子噪音的影响下,其可靠性会有所降低,但是采用适当的电源和接地方式能将这种影响降至最低。 系统中的各种元器件会不同程度的受到电噪音的影响。以下是系统调试过程中可 ......
咖啡不加糖 工业自动化与控制
运算放大器权威指南
运算放大器权威指南 331528331529 331530 ...
qwqwqw2088 模拟与混合信号
232通信的问题
我写了一个ATmega128单片机通过RS232控制GPRS模块的程序,但是现在用串口调试软件看不到串口发送的东西!不知道问题出在哪了?下面是部分程序,请高手帮我看看!万分感谢 void USART_Transmitc ......
lixs688 嵌入式系统
好东东
本帖最后由 paulhyde 于 2014-9-15 09:05 编辑 硬件学习好帮手:loveliness: ...
CHERISH538 电子竞赛
LVDS 与CML,LVPEC之间的转换电路
本帖最后由 dontium 于 2015-1-23 12:40 编辑 在系统中,往往会同时包含多种高速差分传输技术,因此经常要用到转换。 首先,让我们看一下,这些差分技术的输入共模电压范围,输出电压幅值及 ......
欣之 模拟与混合信号

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 918  1841  1029  312  1469  11  2  15  39  32 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved