电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72V3680L6PFG

产品描述fifo 3.3V 16k X 36 ssii
产品类别半导体    其他集成电路(IC)   
文件大小312KB,共46页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
标准  
下载文档 详细参数 全文预览

72V3680L6PFG在线购买

供应商 器件名称 价格 最低购买 库存  
72V3680L6PFG - - 点击查看 点击购买

72V3680L6PFG概述

fifo 3.3V 16k X 36 ssii

72V3680L6PFG规格参数

参数名称属性值
ManufactureIDT (Integrated Device Technology)
产品种类
Product Category
FIFO
RoHSYes
电源电压-最大
Supply Voltage - Max
3.45 V
Supply Voltage - Mi3.15 V
封装 / 箱体
Package / Case
TQFP-128
系列
Packaging
Tray
工厂包装数量
Factory Pack Quantity
36

文档预览

下载PDF文档
3.3V HIGH-DENSITY SUPERSYNC™ II 36-BIT FIFO
1,024 x 36, 2,048 x 36
4,096 x 36, 8,192 x 36
16,384 x 36, 32,768 x 36
IDT72V3640, IDT72V3650
IDT72V3660, IDT72V3670
IDT72V3680, IDT72V3690
Zero latency retransmit
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable settings
Empty, Full and Half-Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags, each flag can
default to one of eight preselected offsets
Selectable synchronous/asynchronous timing modes for Almost-
Empty and Almost-Full flags
Program programmable flags by either serial or parallel means
Select IDT Standard timing (using
EF
and
FF
flags) or First Word
Fall Through timing (using
OR
and
IR
flags)
Output enable puts data outputs into high impedance state
Easily expandable in depth and width
JTAG port, provided for Boundary Scan function (PBGA Only)
Independent Read and Write Clocks (permit reading and writing
simultaneously)
Available in a 128-pin Thin Quad Flat Pack (TQFP) or a 144-pin Plastic
Ball Grid Array (PBGA) (with additional features)
High-performance submicron CMOS technology
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
FEATURES:
Choose among the following memory organizations:
Commercial
IDT72V3640
1,024 x 36
IDT72V3650
2,048 x 36
IDT72V3660
4,096 x 36
IDT72V3670
8,192 x 36
IDT72V3680
16,384 x 36
IDT72V3690
32,768 x 36
Up to 166 MHz Operation of the Clocks
User selectable Asynchronous read and/or write ports (PBGA Only)
User selectable input and output port bus-sizing
- x36 in to x36 out
- x36 in to x18 out
- x36 in to x9 out
- x18 in to x36 out
- x9 in to x36 out
Pin to Pin compatible to the higher density of IDT72V36100 and
IDT72V36110
Big-Endian/Little-Endian user selectable byte representation
5V input tolerant
Fixed, low first word latency
FUNCTIONAL BLOCK DIAGRAM
*Available on the PBGA package only.
WEN
D
0
-D
n
(x36, x18 or x9)
WCLK/WR
*
INPUT REGISTER
LD SEN
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF
FWFT/SI
PFM
FSEL0
FSEL1
*
ASYW
WRITE CONTROL
LOGIC
RAM ARRAY
1,024 x 36, 2,048 x 36
4,096 x 36, 8,192 x 36
16,384 x 36, 32,768 x 36
FLAG
LOGIC
WRITE POINTER
READ POINTER
BE
IP
BM
IW
OW
MRS
PRS
TCK
*
TRST
*
TMS
**
TDI
*
TDO
CONTROL
LOGIC
BUS
CONFIGURATION
RESET
LOGIC
OUTPUT REGISTER
READ
CONTROL
LOGIC
RT
RM
ASYR
*
RCLK/RD
JTAG CONTROL
(BOUNDARY SCAN)
*
OE
Q
0
-Q
n
(x36, x18 or x9)
REN
*
4667 drw01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The SuperSync II FIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
©
2014 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
OCTOBER 2014
DSC-4667/17
TMS320F2812最小系统原理图
TMS320F2812最小系统原理图 302493 ...
Jacktang DSP 与 ARM 处理器
【转】树莓派能做的奇葩工作
树莓派电脑的各种奇怪用途: http://2.im.guokr.com/fKGrJNH2g6DCJ_M4txm6NO2LIxdUbfwdnjRQS3odZzQABAAAAAMAAEpQ.jpg?imageView2/1/w/592/h/444250元的主机会飞:四旋翼飞行器 这是采用树莓派 ......
chenzhufly 嵌入式系统
RJ45 2X4带灯网络接口资料
网络接口RJ45 2X4带灯原理图片资料,最好是Altium Designer元件库方面资料, ...
likai_wan PCB设计
读好书《运算放大器参数解析与LTspice应用仿真》读书笔记之04一电流检测与放大
本帖最后由 qi777ji 于 2021-5-26 13:58 编辑 在专用放大器这一章,文中介绍了专用电流检测放大电路。在电子产品中对电源,电机,电池供电等电路都离不开电流检测放大器。分为低边检流电 ......
qi777ji 模拟电子
WINCE下的关机,休眠和唤醒
各位英雄: 我的平台是PXA270+WINCE5.0,核心电源芯片是LP3971SQ,外设包括USB,SDRAM,SD卡,百兆网络,音频等,有几个关于电源管理的问题想请教: 1、如果想实现软关机,就像普通 ......
huh1012 嵌入式系统
【Altera SoC体验之旅】Lark Board上电测试
今天到公司后,抽空拿出板子上电测试下。 1、按照快速启动手册设置好跳线帽。 2、插上VGA。 3、上电启动。 正常启动后,LED开始闪烁,同时显示器出现两个小企鹅。 正常进入系统后可以自 ......
烟波钓徒 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 516  662  601  1589  1720  9  38  18  39  7 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved