电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

723622L15PF

产品描述TQFP-120, Tray
产品类别存储    存储   
文件大小314KB,共25页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

723622L15PF在线购买

供应商 器件名称 价格 最低购买 库存  
723622L15PF - - 点击查看 点击购买

723622L15PF概述

TQFP-120, Tray

723622L15PF规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅含铅
是否Rohs认证不符合
零件包装代码TQFP
包装说明TQFP-120
针数120
制造商包装代码PN120
Reach Compliance Code_compli
ECCN代码EAR99
最长访问时间10 ns
其他特性MAILBOX
最大时钟频率 (fCLK)66.7 MHz
周期时间15 ns
JESD-30 代码S-PQFP-G120
JESD-609代码e0
长度14 mm
内存密度9216 bi
内存集成电路类型BI-DIRECTIONAL FIFO
内存宽度36
湿度敏感等级4
功能数量1
端子数量120
字数256 words
字数代码256
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织256X36
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码LFQFP
封装等效代码QFP120,.63SQ,16
封装形状SQUARE
封装形式FLATPACK, LOW PROFILE, FINE PITCH
并行/串行PARALLEL
峰值回流温度(摄氏度)240
电源5 V
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式GULL WING
端子节距0.4 mm
端子位置QUAD
处于峰值回流温度下的最长时间20
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
CMOS SyncBiFIFO
TM
256 x 36 x 2, 512 x 36 x 2,
1,024 x 36 x 2
FEATURES:
IDT723622
IDT723632
IDT723642
Memory storage capacity:
IDT723622 – 256 x 36 x 2
IDT723632 – 512 x 36 x 2
IDT723642 – 1,024 x 36 x 2
Free-running CLKA and CLKB may be asynchronous or
coincident (simultaneous reading and writing of data on a single
clock edge is permitted)
Two independent clocked FIFOs buffering data in opposite
directions
Mailbox bypass register for each FIFO
Programmable Almost-Full and Almost-Empty flags
Microprocessor Interface Control Logic
IRA, ORA,
AEA,
and
AFA
flags synchronized by CLKA
IRB, ORB,
AEB,
and
AFB
flags synchronized by CLKB
Supports clock frequencies up to 66.7MHz
Fast access times of 10ns
Available in space-saving 120-pin Thin Quad Flatpack (TQFP)
Green parts available
DESCRIPTION:
The IDT723622/723632/723642 are a monolithic, high-speed, low-power,
CMOS Bidirectional SyncFIFO (clocked) memory which supports clock fre-
quencies up to 66.7MHz and have read access times as fast as 10ns.
Two independent 256/512/1,024 x 36 dual-port SRAM FIFOs on board
each chip buffer data in opposite directions. Communication between
each port may bypass the FIFOs via two 36-bit mailbox registers. Each
mailbox register has a flag to signal when new mail has been stored.
These devices are a synchronous (clocked) FIFO, meaning each port
employs a synchronous interface. All data transfers through a port are gated
to the LOW-to-HIGH transition of a port clock by enable signals. The clocks for
each port are independent of one another and can be asynchronous or
FUNCTIONAL BLOCK DIAGRAM
CLKA
CSA
W/RA
ENA
MBA
Mail 1
Register
MBF1
Input
Register
RST1
FIFO1,
Mail1
Reset
Logic
36
RAM
ARRAY
256 x 36
512 x 36
1,024 x 36
Output
Register
Port-A
Control
Logic
36
Write
Pointer
Read
Pointer
ORB
AEB
IRA
AFA
FIFO 1
Status Flag
Logic
FS
0
FS
1
A
0
- A
35
ORA
AEA
Programmable Flag
Offset Registers
10
FIFO 2
B
0
- B
35
Status Flag
Logic
Write
Pointer
36
IRB
AFB
36
Read
Pointer
RAM
ARRAY
256 x 36
512 x 36
1,024 x 36
Mail 2
Register
Output
Register
FIFO2,
Mail2
Reset
Logic
RST2
Input
Register
Port-B
Control
Logic
CLKB
CSB
W/RB
ENB
MBB
3022 drw 01
MBF2
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. SyncBiFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL TEMPERATURE RANGE
FEBRUARY 2015
DSC-3022/6
1
©
2015 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2597  947  2349  2463  2365  58  28  41  15  36 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved