电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CAT5113YI-50-T3

产品描述digital potentiometer ics dpp,NV 100 taps Up/down
产品类别半导体    其他集成电路(IC)   
文件大小110KB,共16页
制造商ON Semiconductor(安森美)
官网地址http://www.onsemi.cn
标准
下载文档 详细参数 全文预览

CAT5113YI-50-T3在线购买

供应商 器件名称 价格 最低购买 库存  
CAT5113YI-50-T3 - - 点击查看 点击购买

CAT5113YI-50-T3概述

digital potentiometer ics dpp,NV 100 taps Up/down

CAT5113YI-50-T3规格参数

参数名称属性值
ManufactureON Semiconduc
产品种类
Product Category
Digital Potentiometer ICs
RoHSYes
电阻
Resistance
50 kOhms
Number of POTsSingle
Taps per POT100
Wiper MemoryNon Volatile
Digital InterfaceSerial (3-Wire)
工作电源电压
Operating Supply Voltage
3.3 V, 5 V
Supply Curre100 uA
最大工作温度
Maximum Operating Temperature
+ 85 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
TSSOP-8
系列
Packaging
Reel
最小工作温度
Minimum Operating Temperature
- 40 C
工厂包装数量
Factory Pack Quantity
3000
电源电压-最大
Supply Voltage - Max
6 V
Supply Voltage - Mi2.5 V

文档预览

下载PDF文档
CAT28F020
Licensed Intel
2 Megabit CMOS Flash Memory
second source
FEATURES
s
Commercial, industrial and automotive
s
Fast read access time: 90/120 ns
s
Low power CMOS dissipation:
temperature ranges
s
Stop timer for program/erase
s
On-chip address and data latches
s
JEDEC standard pinouts:
– Active: 30 mA max (CMOS/TTL levels)
– Standby: 1 mA max (TTL levels)
– Standby: 100
µ
A max (CMOS levels)
s
High speed programming:
– 10
µ
s per byte
– 4 seconds typical chip program
– 32-pin DIP
– 32-pin PLCC
– 32-pin TSOP (8 x 20)
s
100,000 program/erase cycles
s
10 year data retention
s
Electronic signature
s
0.5 seconds typical chip-erase
s
12.0V
±
5% programming and erase voltage
DESCRIPTION
The CAT28F020 is a high speed 256K x 8-bit electrically
erasable and reprogrammable Flash memory ideally
suited for applications requiring in-system or after-sale
code updates. Electrical erasure of the full memory
contents is achieved typically within 0.5 second.
It is pin and Read timing compatible with standard
EPROM and E
2
PROM devices. Programming and
Erase are performed through an operation and verify
algorithm. The instructions are input via the I/O bus,
using a two write cycle scheme. Address and Data are
latched to free the I/O bus and address bus during the
write operation.
The CAT28F020 is manufactured using Catalyst’s
advanced CMOS floating gate technology. It is designed
to endure 100,000 program/erase cycles and has a data
retention of 10 years. The device is available in JEDEC
approved 32-pin plastic DIP, 32-pin PLCC or 32-pin
TSOP packages.
BLOCK DIAGRAM
I/O0–I/O7
I/O BUFFERS
ERASE VOLTAGE
SWITCH
WE
COMMAND
REGISTER
PROGRAM VOLTAGE
SWITCH
CE, OE LOGIC
DATA
LATCH
SENSE
AMP
CE
OE
ADDRESS LATCH
Y-GATING
Y-DECODER
2,097,152 BIT
MEMORY
ARRAY
5115 FHD F02
A0–A17
X-DECODER
VOLTAGE VERIFY
SWITCH
© 2009 SCILLC. All rights reserved.
Characteristics subject to change without notice
1
Doc. No. MD-1029, Rev. F

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 351  1178  1533  2681  964  48  26  37  34  54 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved