电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MAX6718AUKWID6+T

产品描述supervisory circuits dual upower supervisor
产品类别电源/电源管理    电源电路   
文件大小419KB,共22页
制造商Maxim(美信半导体)
官网地址https://www.maximintegrated.com/en.html
标准
下载文档 详细参数 全文预览

MAX6718AUKWID6+T概述

supervisory circuits dual upower supervisor

MAX6718AUKWID6+T规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Maxim(美信半导体)
零件包装代码SOT-23
包装说明LSSOP, TSOP5/6,.11,37
针数5
Reach Compliance Codecompli
ECCN代码EAR99
其他特性RESET THRESHOLD VOLTAGE IS 1.665
可调阈值YES
模拟集成电路 - 其他类型POWER SUPPLY SUPPORT CIRCUIT
JESD-30 代码R-PDSO-G5
JESD-609代码e3
长度2.9 mm
湿度敏感等级1
信道数量2
功能数量1
端子数量5
最高工作温度125 °C
最低工作温度-40 °C
封装主体材料PLASTIC/EPOXY
封装代码LSSOP
封装等效代码TSOP5/6,.11,37
封装形状RECTANGULAR
封装形式SMALL OUTLINE, LOW PROFILE, SHRINK PITCH
峰值回流温度(摄氏度)260
电源1/5 V
认证状态Not Qualified
座面最大高度1.45 mm
最大供电电流 (Isup)0.039 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)0.8 V
标称供电电压 (Vsup)3.15 V
表面贴装YES
技术BICMOS
温度等级AUTOMOTIVE
端子面层MATTE TIN
端子形式GULL WING
端子节距0.95 mm
端子位置DUAL
处于峰值回流温度下的最长时间40
宽度1.625 mm

文档预览

下载PDF文档
19-2524; Rev 1; 6/06
Dual 10-Bit, 120Msps, 3.3V, Low-Power ADC
with Internal Reference and Parallel Outputs
General Description
The MAX1190 is a 3.3V, dual 10-bit analog-to-digital con-
verter (ADC) featuring fully differential wideband track-
and-hold (T/H) inputs, driving two ADCs. The MAX1190 is
optimized for low power, small size, and high-dynamic
performance for applications in imaging, instrumentation,
and digital communications. This ADC operates from a
single 3.1V to 3.6V supply, consuming only 492mW while
delivering a typical signal-to-noise and distortion (SINAD)
of 57dB at an input frequency of 60MHz and a sampling
rate of 120Msps. The T/H driven input stages incorporate
400MHz (-3dB) input amplifiers. The converters can also
be operated with single-ended inputs. In addition to low
operating power, the MAX1190 features a 3mA sleep
mode, as well as a 1µA power-down mode to conserve
power during idle periods.
An internal 2.048V precision bandgap reference sets the
full-scale range of the ADC. A flexible reference structure
allows the use of this internal or an externally applied ref-
erence, if desired, for applications requiring increased
accuracy or a different input voltage range.
The MAX1190 features parallel, CMOS-compatible three-
state outputs. The digital output format can be set to two’s
complement or straight offset binary through a single con-
trol pin. The device provides for a separate output power
supply of 1.7V to 3.6V for flexible interfacing with various
logic families. The MAX1190 is available in a 7mm
7mm, 48-pin TQFP-EP package, and is specified for the
extended industrial (-40°C to +85°C) temperature range.
Pin-compatible lower speed versions of the MAX1190 are
also available. Refer to the MAX1180–MAX1184 data
sheets for 105Msps/80Msps/65Msps/40Msps. In addition
to these speed grades, this family includes two multi-
plexed output versions (MAX1185/MAX1186 for
20Msps/40Msps), for which digital data is presented time-
interleaved and on a single, parallel 10-bit output port.
For lower speed, pin-compatible, 8-bit versions of the
MAX1190, refer to the MAX1195–MAX1198 data sheets.
Features
Single 3.3V Operation
Excellent Dynamic Performance
57dB SINAD at f
IN
= 60MHz
64dBc SFDR at f
IN
= 60MHz
-71dBc Interchannel Crosstalk at f
IN
= 60MHz
Low Power
492mW (Normal Operation)
10mW (Sleep Mode)
3.3µW (Shutdown Mode)
0.08dB Gain and 0.8° Phase Matching
Wide ±1V
P-P
Differential Analog Input Voltage
Range
400MHz -3dB Input Bandwidth
On-Chip 2.048V Precision Bandgap Reference
User-Selectable Output Format—Two’s Complement
or Offset Binary
Pin-Compatible, Lower-Speed, 10-Bit and 8-Bit
Versions Available
MAX1190
Ordering Information
PART
MAX1190ECM
TEMP RANGE PIN-PACKAGE PKG CODE
-40°C to +85°C 48 TQFP-EP*
C48E-7
C48E-7
MAX1190ECM+ -40°C to +85°C 48 TQFP-EP*
*EP
= Exposed paddle.
+Denotes
lead-free package.
Pin Configuration
REFN
REFP
REFIN
REFOUT
D9A
D8A
D7A
D6A
D5A
D4A
D3A
D2A
48
47
46
45
44
43
42
41
40
39
38
COM
V
DD
GND
INA+
INA-
V
DD
GND
INB-
INB+
GND
V
DD
CLK
37
1
2
3
4
5
6
7
8
9
10
11
12
36
35
34
33
32
31
Applications
Baseband I/Q Sampling
Multichannel IF Sampling
Ultrasound and Medical Imaging
Battery-Powered Instrumentation
WLAN, WWAN, WLL, MMDS Modems
Set-Top Boxes
VSAT Terminals
Functional Diagram appears at end of data sheet.
MAX1190
30
29
28
27
26
25
D1A
D0A
OGND
OV
DD
OV
DD
OGND
D0B
D1B
D2B
D3B
D4B
D5B
EP
13
14
15
16
17
18
19
20
21
22
23
24
TQFP-EP
EP = EXPOSED PADDLE.
NOTE:
THE PIN 1 INDICATOR FOR LEAD-FREE PACKAGES IS REPLACED BY A “+”.
________________________________________________________________
Maxim Integrated Products
GND
V
DD
V
DD
GND
T/B
SLEEP
PD
OE
D9B
D8B
D7B
D6B
1
For pricing, delivery, and ordering information, please contact Maxim/Dallas Direct! at
1-888-629-4642, or visit Maxim’s website at www.maxim-ic.com.
【AT-START-F403A测评】之六freeRTOS系统基于IAR安全库(sLib)二次开发模式实践
本帖最后由 uuxz99 于 2020-10-22 21:47 编辑 上例测评中实现slib功能过程中,由于遭遇到IAR奔溃问题,采用妥协方式实现了slib功能,本次测评是问题解决过程,并实现了slib的二次开发模式, ......
uuxz99 国产芯片交流
microchip harmony生成的函数 参数定义
采用 microchip harmony 配置生成的IO口设置函数,如下的 mask 参数如何给值?? 将数字IO口设置为1 void SYS_PORTS_Set( PORTS_MODULE_ID index, PORTS_CHANNEL channel, ......
rayhui100 Microchip MCU
如何做出实物的patch antenna PCB?
本人小白,选修了一个通信类的课程设计,而且手边没有关于天线的中文书籍,所以只能求助各位了,我的问题主要有三个:第一,如果要制作出一个实物的PCB patch antenna,我是不是需要先用proteu ......
zhezhe0192 PCB设计
如何保护射频采样ADC的输入?
本文转自ADI技术杂志《模拟对话》https://ezchina.analog.com/message/28501#28501 任何高性能ADC,尤其是射频采样ADC,输入或前端的设计对于实现所需的系统级性能而言很关键。很多情况下, ......
王府井的青蛙 模拟电子
FIFO实际深度与软件设置不符
检查很多遍,FIFO深度软件设置是8192个,但是实际芯片跑的是32个深度,费解。求解释! 过两天就要报告进度了。...
kkpk4432 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1543  319  1492  2103  2924  33  45  47  44  20 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved