电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS61LPS204836B-166TQLI

产品描述sram 72m 3.3V/2.5V 166mhz 2mx36 sync sram
产品类别半导体    其他集成电路(IC)   
文件大小1MB,共38页
制造商All Sensors
标准  
下载文档 详细参数 选型对比 全文预览

IS61LPS204836B-166TQLI在线购买

供应商 器件名称 价格 最低购买 库存  
IS61LPS204836B-166TQLI - - 点击查看 点击购买

IS61LPS204836B-166TQLI概述

sram 72m 3.3V/2.5V 166mhz 2mx36 sync sram

IS61LPS204836B-166TQLI规格参数

参数名称属性值
ManufactureISSI
产品种类
Product Category
SRAM
RoHSYes
Memory Size72 Mbi
Organizati2 M x 36
Access Time3.5 ns
电源电压-最大
Supply Voltage - Max
3.3 V
Supply Voltage - Mi2.5 V
最大工作温度
Maximum Operating Temperature
+ 85 C
最小工作温度
Minimum Operating Temperature
- 40 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
TQFP-100
系列
Packaging
Tray
Maximum Clock Frequency166 MHz
Memory TypeSynchronous
工厂包装数量
Factory Pack Quantity
72
类型
Type
Synchronous Pipelined SRAM

文档预览

下载PDF文档
IS61LPS409618B, IS61LPS204836B, IS61LPS204832B, IS64LPS204836B,
IS61VPS/VVPS409618B, IS61VPS/VVPS204836B
2M x 36, 2M x 32, 4M x 18
72 Mb SYNCHRONOUS PIPELINED,
SINgLE CYCLE DESELECT STATIC RAM
FEATURES
• Internal self-timed write cycle
• Individual Byte Write Control and Global Write
• Clock controlled, registered address, data and
control
• Burst sequence control using MODE input
• Three chip enable option for simple depth ex-
pansion and address pipelining
• Common data inputs and data outputs
• Auto Power-down during deselect
• Single cycle deselect
• Snooze MODE for reduced-power standby
• JTAG Boundary Scan for PBGA package
• Power Supply
LPS: V
dd
3.3V (+ 5%),
V
ddq
3.3V/2.5V (+ 5%)
VPS: V
dd
2.5V (+ 5%),
V
ddq
2.5V (+ 5%)
VVPS: V
dd
1.8V (+ 5%),
V
ddq
1.8V (+ 5%)
• JEDEC 100-Pin TQFP, 119-ball PBGA, and
165-ball PBGA packages
• Lead-free available
AUgUST 2014
DESCRIPTION
The 72Mb product family features high-speed, low-power
synchronous static RAMs designed to provide burstable,
high-performance memory for communication and net-
working applications. The IS61LPS/VPS204836B and
IS64LPS204836B are organized as 2,096,952 words by
36 bits. The IS61LPS204832B is organized as 2,096,952
words by 32 bits. The IS61LPS/VPS409618B is organized
as 4,193,904 words by 18 bits. Fabricated with
ISSI
's
advanced CMOS technology, the device integrates a
2-bit burst counter, high-speed SRAM core, and high-
drive capability outputs into a single monolithic circuit. All
synchronous inputs pass through registers controlled by
a positive-edge-triggered single clock input.
Write cycles are internally self-timed and are initiated by
the rising edge of the clock input. Write cycles can be
one to four bytes wide as controlled by the write control
inputs.
Separate byte enables allow individual bytes to be written.
The byte write operation is performed by using the byte
write enable (BWE) input combined with one or more
individual byte write signals (BWx). In addition, Global
Write (GW) is available for writing all bytes at one time,
regardless of the byte write controls.
Bursts can be initiated with either ADSP (Address Status
Processor) or ADSC (Address Status Cache Controller)
input pins. Subsequent burst addresses can be gener-
ated internally and controlled by the ADV (burst address
advance) input pin.
The mode pin is used to select the burst sequence or-
der, Linear burst is achieved when this pin is tied LOW.
Interleave burst is achieved when this pin is tied HIGH
or left floating.
250
2.8
4
250
200
3.1
5
200
166
3.8
6
166
Units
ns
ns
MHz
FAST ACCESS TIME
Symbol
t
kq
t
kc
Parameter
Clock Access Time
Cycle Time
Frequency
Copyright © 2014 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no
liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on
any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause
failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written
assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc. — www.issi.com —
1-800-379-4774
Rev. A
8/5/2014
1

IS61LPS204836B-166TQLI相似产品对比

IS61LPS204836B-166TQLI IS61LPS204836B-166TQLI-TR
描述 sram 72m 3.3V/2.5V 166mhz 2mx36 sync sram sram 72m 3.3V/2.5V 166mhz 2mx36 sync sram
Manufacture ISSI ISSI
产品种类
Product Category
SRAM SRAM
RoHS Yes Yes
Memory Size 72 Mbi 72 Mbi
Organizati 2 M x 36 2 M x 36
Access Time 3.5 ns 3.5 ns
电源电压-最大
Supply Voltage - Max
3.3 V 3.3 V
Supply Voltage - Mi 2.5 V 2.5 V
最大工作温度
Maximum Operating Temperature
+ 85 C + 85 C
最小工作温度
Minimum Operating Temperature
- 40 C - 40 C
安装风格
Mounting Style
SMD/SMT SMD/SMT
封装 / 箱体
Package / Case
TQFP-100 TQFP-100
系列
Packaging
Tray Reel
Maximum Clock Frequency 166 MHz 166 MHz
Memory Type Synchronous Synchronous
工厂包装数量
Factory Pack Quantity
72 800
类型
Type
Synchronous Pipelined SRAM Synchronous Pipelined SRAM
关于51单片机电子称的问题
各位高人该选那种型号的压力传感器啊,我要的称重范围是0到2000克或3000克的范围?望各位高人指导!希望是输出电压型的传感器,好直接用AD转换芯片!...
wuxianwwwwww 嵌入式系统
PC机与多个单片机如何通信?
我需要把100组数码管(每组6个)放在每个间隔40CM格子里,显示的数据就是该格子里东西的数量,我看了别人搞的,每组数码管用一个单片机控制,单片机与单片机之间的通信(连线)只用一条线相连(一进一出 ......
mega128 嵌入式系统
微机原理题 望高手解答!
1.设某数据区定义如下: 设某数据区定义如下: ORG 0100H NEME DB ‘TOM’,20 DB ‘ROSE’,25 DB ‘KATE’,22 下列各组指令,若为合法指令,请写出执行结果,若为非法指则写出 ......
woshis 嵌入式系统
怎样使MCBSP中的FIFO产生接收中断?
本帖最后由 dontium 于 2015-1-23 13:25 编辑 我需要让MCBSP接收6个字到FIFO中,产生接收中断后从FIFO中读取数据,请问这个中断怎样产生,又怎么读取FIFO中的数据呢? 急!Please help me! Th ......
烟头小徐 模拟与混合信号
TI教室经典模电课程专辑(不断更新中)
号称“模电之王”的TI不但具有丰富的模拟电路产品线,同时推出了许多非常实用的模电课程,这些课程均由资深工程师或一线高校教师授课,基础知识和思考方法并重,现挑选其中经典的一部分整理在此 ......
EEWORLD社区 TI技术论坛
射频通过式功率计的应用
在传统的通信系统中,通常采用AM,FM或PM调制方式。这些发射机的射频功率测量可以用线性连续波功率计完成。在现代通信系统中,广泛采用了数字调制方式,其射频功率的测试方法也随之改变了 ......
ld056k 模拟电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 222  2540  2392  957  2258  34  40  31  33  51 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved