电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS42S16400F-7BL-TR

产品描述dram 64m (4mx16) 143mhz Sdram, 3.3v
产品类别半导体    其他集成电路(IC)   
文件大小1MB,共59页
制造商All Sensors
标准  
下载文档 详细参数 全文预览

IS42S16400F-7BL-TR在线购买

供应商 器件名称 价格 最低购买 库存  
IS42S16400F-7BL-TR - - 点击查看 点击购买

IS42S16400F-7BL-TR概述

dram 64m (4mx16) 143mhz Sdram, 3.3v

IS42S16400F-7BL-TR规格参数

参数名称属性值
ManufactureISSI
产品种类
Product Category
DRAM
RoHSYes
Data Bus Width16 bi
Organizati4 M x 16
封装 / 箱体
Package / Case
BGA-54
Memory Size64 Mbi
Maximum Clock Frequency143 MHz
Access Time5.4 ns
电源电压-最大
Supply Voltage - Max
3.6 V
Supply Voltage - Mi3 V
Maximum Operating Curre100 mA
最大工作温度
Maximum Operating Temperature
+ 70 C
系列
Packaging
Reel
最小工作温度
Minimum Operating Temperature
0 C
安装风格
Mounting Style
SMD/SMT
工厂包装数量
Factory Pack Quantity
2500

文档预览

下载PDF文档
IS42S16400F
IS45S16400F
1 Meg Bits x 16 Bits x 4 Banks (64-MBIT)
SYNCHRONOUS DYNAMIC RAM
FEATURES
• Clock frequency: 200, 166, 143, 133 MHz
• Fully synchronous; all signals referenced to a
positive clock edge
• Internal bank for hiding row access/precharge
• Single 3.3V power supply
• LVTTL interface
• Programmable burst length
– (1, 2, 4, 8, full page)
• Programmable burst sequence:
Sequential/Interleave
• Self refresh modes
• Auto refresh (CBR)
• 4096 refresh cycles every 64 ms (Com, Ind, A1
grade) or 16ms (A2 grade)
• Random column address every clock cycle
• Programmable CAS latency (2, 3 clocks)
• Burst read/write and burst read/single write
operations capability
• Burst termination by burst stop and precharge
command
OPTIONS
• Package:
54-pin TSOP II
54-ball FBGA (8mm x 8mm)
• Operating Temperature Range
Commercial (0
o
C to +70
o
C)
Industrial (-40
o
C to +85
o
C)
Automotive Grade A1 (-40
o
C to +85
o
C)
Automotive Grade A2 (-40
o
C to +105
o
C)
DECEMBER 2011
OVERVIEW
ISSI
's 64Mb Synchronous DRAM is organized as 1,048,576
bits x 16-bit x 4-bank for improved performance. The
synchronous DRAMs achieve high-speed data transfer
using pipeline architecture. All inputs and outputs signals
refer to the rising edge of the clock input.
KEY TIMING PARAMETERS
Parameter
Clk Cycle Time
CAS Latency = 3
CAS Latency = 2
Clk Frequency
CAS Latency = 3
CAS Latency = 2
Access Time from Clock
CAS Latency = 3
CAS Latency = 2
-5
5
7.5
200
133
5
6
-6
6
7.5
166
133
5.4
6
-7
7
7.5
143
133
5.4
6
Unit
ns
ns
Mhz
Mhz
ns
ns
ADDRESS TABLE
Parameter
Configuration
Refresh Count
4M x 16
1M x 16 x 4
banks
Com./Ind. 4K/64ms
A1 4K/64ms
A2 4K/16ms
A0-A11
A0-A7
BA0, BA1
A10/AP
Row Addresses
Column Addresses
Bank Address Pins
Auto Precharge Pins
Copyright © 2011 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no
liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on
any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be ex-
pected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon
Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc. — www.issi.com
Rev. I
12/01/2011
1
大家看看这个自动开机线什么原理
这是某宝的一个东西,下面是关于该物品的一段介绍 使用方法:将计算机原启动开关线从主板上拔下,把本产品串入就可以了,而且不影响原启动开关使用。 本控制器是在来电后10秒左右时启动计 ......
白丁 电源技术
求解一个电路原理图,
解释下工作原理,最终输出是什么信号? ...
circle_11 模拟电子
转篇文章先------FPGA的JTAG口很脆弱?(推荐的仿真器和目标板上下电次序)
以下正文:根据ALTERA官方FAE(现场应用工程师)的强烈建议,请注意不要随意带电插拔JTAG下载接口,否则会损坏FPGA芯片的JTAG口信号管脚。现象:在排除了下载线的问题后,还是不能访问FPGA的JTA ......
tt383 FPGA/CPLD
硬件设计这个版,是做板子的人多,还是做片子的人多啊?
RT,为什么很少ASIC 设计的来这里混啊?...
408838556 嵌入式系统
瑞泰DSP全系列仿真器 ICETEK 5100 支持USB2.0
瑞泰DSP全系列仿真器 ICETEK 5100 支持USB2.0http://item.taobao.com/item.htm?id=1319286268976965闲置DSP全系列仿真器一个ICETEK-5100PP和ICETEK-5100USB1.1/2.0通用数字信号处理(DSP)开发 ......
xtp-dzgc 淘e淘
09年全国电子设计大赛自己整理的资料
本帖最后由 paulhyde 于 2014-9-15 09:18 编辑 09年全国电子设计大赛自己整理的资料 ...
yangjg 电子竞赛

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2470  2894  2375  2848  1795  22  44  52  11  16 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved