电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS46R16320D-5BLA1

产品描述dram 512m, 2.5V, 200mhz 32mx16 ddr Sdram
产品类别半导体    其他集成电路(IC)   
文件大小1MB,共33页
制造商All Sensors
标准  
下载文档 详细参数 全文预览

IS46R16320D-5BLA1在线购买

供应商 器件名称 价格 最低购买 库存  
IS46R16320D-5BLA1 - - 点击查看 点击购买

IS46R16320D-5BLA1概述

dram 512m, 2.5V, 200mhz 32mx16 ddr Sdram

IS46R16320D-5BLA1规格参数

参数名称属性值
ManufactureISSI
产品种类
Product Category
DRAM
RoHSYes
Data Bus Width16 bi
Organizati32 M x 16
封装 / 箱体
Package / Case
BGA-60
Memory Size512 Mbi
Maximum Clock Frequency200 MHz
Access Time0.7 ns
电源电压-最大
Supply Voltage - Max
2.7 V
Supply Voltage - Mi2.5 V
Maximum Operating Curre145 mA
最大工作温度
Maximum Operating Temperature
+ 85 C
系列
Packaging
Tray
最小工作温度
Minimum Operating Temperature
- 40 C
安装风格
Mounting Style
SMD/SMT
工厂包装数量
Factory Pack Quantity
108

文档预览

下载PDF文档
IS43/46R86400D
IS43/46R16320D, IS43/46R32160D
16Mx32, 32Mx16, 64Mx8
512Mb DDR SDRAM
FEATURES
VDD and VDDQ: 2.5V ± 0.2V (-6)
VDD and VDDQ: 2.6V ± 0.1V (-5)
SSTL_2 compatible I/O
Double-data rate architecture; two data transfers
per clock cycle
Bidirectional, data strobe (DQS) is transmitted/
received with data, to be used in capturing data
at the receiver
DQS is edge-aligned with data for READs and
centre-aligned with data for WRITEs
Differential clock inputs (CK and CK)
DLL aligns DQ and DQS transitions with CK
transitions
Commands entered on each positive CK edge;
data and data mask referenced to both edges of
DQS
Four internal banks for concurrent operation
Data Mask for write data. DM masks write data
at both rising and falling edges of data strobe
Burst Length: 2, 4 and 8
Burst Type: Sequential and Interleave mode
Programmable CAS latency: 2, 2.5 and 3
Auto Refresh and Self Refresh Modes
Auto Precharge
T
RAS
Lockout Supported (t
RAP
= t
RCD
)
NOVEMBER 2012
DEVICE OVERVIEW
ISSI’s 512-Mbit DDR SDRAM achieves high speed data
transfer using pipeline architecture and two data word
accesses per clock cycle. The 536,870,912-bit memory
array is internally organized as four banks of 128Mb to
allow concurrent operations. The pipeline allows Read
and Write burst accesses to be virtually continuous, with
the option to concatenate or truncate the bursts. The
programmable features of burst length, burst sequence
and CAS latency enable further advantages. The device
is available in 8-bit, 16-bit and 32-bit data word size
Input data is registered on the I/O pins on both edges
of Data Strobe signal(s), while output data is referenced
to both edges of Data Strobe and both edges of CLK.
Commands are registered on the positive edges of CLK.
An Auto Refresh mode is provided, along with a Self
Refresh mode. All I/Os are SSTL_2 compatible.
ADDRESS TABLE
Parameter
Configuration
16M x 32
4M x 32 x 4
banks
32M x 16
8M x 16 x 4
banks
BA0, BA1
A10/AP
64M x 8
16M x 8 x 4
banks
BA0, BA1
A10/AP
Bank Address BA0, BA1
Pins
Autoprecharge A8/AP
Pins
Row Address
Column
Address
8K(A0 – A12)
512(A0 – A7,
A9)
8K(A0 – A12) 8K(A0 – A12)
1K(A0 – A9)
2K(A0 – A9,
A11)
8K / 64ms
8K / 16ms
OPTIONS
• Configuration(s): 16Mx32, 32Mx16, and 64Mx8
• Package(s): 144 Ball BGA (x32), 66-pin TSOP-II
(x8, x16), and 60 Ball BGA (x8, x16)
• Lead-free package
• Temperature Range:
Commercial (0°C to +70°C)
Industrial (-40°C to +85°C)
Automotive, A1 (-40°C to +85°C)
Automotive, A2 (-40°C to +105°C)
Refresh Count
Com./Ind./A1 8K / 64ms
A2
8K / 16ms
8K / 64ms
8K / 16ms
KEY TIMING PARAMETERS
Speed Grade
F
ck
Max CL = 3
F
ck
Max CL = 2.5
F
ck
Max CL = 2
-5
200
167
133
-6
167
167
133
Units
MHz
MHz
MHz
Copyright © 2012 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without
notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the
latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can rea-
sonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applica-
tions unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.
Rev.C
11/20/2012
1
MSP430中断机制
中断很大程度上体现了一款单片机的性能,从这一点将MSP430在中断方面做得很不错,主要是提供了非常丰富的中断源,基本的有IO中断,定时器中断和一些接口中断(SPI,UART,I2C)等等。 现在 ......
fish001 微控制器 MCU
光模块和5G承载网络
5G承载光模块 第五代移动通信(5G)技术即将迈入商用化进程,其新型业务特性和更高指标要求对承载网络架构及各层技术方案均提出了新的挑战。 面向5G承载,25/50/100Gb/s新型高速光模块将 ......
Jacktang 无线连接
四二极管组成的开关量输入电路分析
402273 这是网上看到的四个二极管组成的开关量输入电路。SW1为输入端,VPIN接单片机输入端,为高阻态。分析如下: 1、当SW1打开时,R7-D5-R5组成一个通路,A点电压约为10V,B点约为3.3V,C ......
bigbat 模拟电子
群里有发论文的网友吗?一般国际会议论文多久能被EI检索?
今天收到个厦门的ACAI2012,一个自动控制和人工智能会议,期间还会有个无线通信和网络技术的会议,是IET主办,IET出版论文集,入IEEE Xplore,然后EI检索。...
ht123 TI技术论坛
****项目方案与设计导航*****
本帖最后由 paulhyde 于 2014-9-15 03:01 编辑 数控直流稳压电源 https://bbs.eeworld.com.cn/thread-79554-1-2.html USB20设备接口IP核的设计 https://bbs.eeworld.com.cn/thread-98499- ......
cuizhihao 电子竞赛
想要学习嵌入式系统硬件,请各位指点
我一直在学习DSP,但是只学习软件方面的东西,包括实时操作系统、算法、DSP的开发环境和调试,再就是DSP的工作原理,有以下几个观念性的问题以及具体的问题想要清各位指点下: 1:我觉得以后如 ......
zdyjilin 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 294  656  2206  2351  1745  43  53  37  20  33 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved