电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS64LF102436B-7.5TQLA3-TR

产品描述sram 36mb, 7.5ns, 3.3V 1024k x 36 sync sram
产品类别半导体    其他集成电路(IC)   
文件大小2MB,共33页
制造商All Sensors
标准
下载文档 详细参数 全文预览

IS64LF102436B-7.5TQLA3-TR概述

sram 36mb, 7.5ns, 3.3V 1024k x 36 sync sram

IS64LF102436B-7.5TQLA3-TR规格参数

参数名称属性值
ManufactureISSI
产品种类
Product Category
SRAM
RoHSYes
Memory Size36 Mbi
Organizati1 M x 36
Access Time7.5 ns
电源电压-最大
Supply Voltage - Max
3.465 V
Supply Voltage - Mi3.135 V
Maximum Operating Curre250 mA
最大工作温度
Maximum Operating Temperature
+ 125 C
最小工作温度
Minimum Operating Temperature
- 40 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
QFP-100
系列
Packaging
Reel
Maximum Clock Frequency117 MHz
Memory TypeSynchronous SRAM

文档预览

下载PDF文档
IS61(64)LF102436B, IS61(64)VF/VVF102436B
IS61(64)LF204818B, IS61(64)VF/VVF204818B
1M x 36, 2M x 18
36 Mb SYNCHRONOUS
FLOW-THROUGH
STATIC RAM
FEATURES
• Internal self-timed write cycle
• Individual Byte Write Control and Global Write
• Clock controlled, registered address, data and
control
• Burst sequence control using MODE input
• Three chip enable option for simple depth expan-
sion and address pipelining
• Common data inputs and data outputs
• Auto Power-down during deselect
• Single cycle deselect
• Snooze MODE for reduced-power standby
• JTAG Boundary Scan for PBGA package
• Power Supply
LF: V
dd
3.3V (+ 5%),
V
ddq
3.3V/2.5V (+ 5%)
VF: V
dd
2.5V (+ 5%),
V
ddq
2.5V (+ 5%)
VVF: V
dd
1.8V (+ 5%),
V
ddq
1.8V (+ 5%)
• JEDEC 100-Pin TQFP, 119-pin PBGA, and 165-
pin PBGA packages
• Lead-free available
ADVANCED INFORMATION
OCTOBER 2012
DESCRIPTION
The 36Mb product family features high-speed, low-power
synchronous static
RAMs
designed to provide burstable,
high-performance memory for communication and network-
ing applications. The
IS61LF/VF102436B is organized as
1,048,476 words by 36 bits. The IS61LF/VF204818B
is
organized as 2,096,952 words by 18 bits. Fabricated with
ISSI
's advanced CMOS technology, the device integrates
a 2-bit burst counter, high-speed SRAM core, and high-
drive capability outputs into a single monolithic circuit. All
synchronous inputs pass through registers controlled by
a positive-edge-triggered single clock input.
Write cycles are internally self-timed and are initiated by the
rising edge of the clock input. Write cycles can be one to
four bytes wide as controlled by the write control inputs.
Separate byte enables allow individual bytes to be writ-
ten. Byte write operation is performed by using byte write
enable (BWE)
input combined with one or more individual
byte write signals (BWx). In addition, Global Write (GW)
is available for writing all bytes at one time, regardless of
the byte write controls.
Bursts can be initiated with either
ADSP
(Address Status
Processor) or
ADSC
(Address Status Cache Controller)
input pins. Subsequent burst addresses can be gener-
ated internally and controlled by the
ADV
(burst address
advance) input pin.
The mode pin is used to select the burst sequence order,
Linear burst is achieved when this pin is tied LOW. Inter-
leave burst is achieved when this pin is tied HIGH or left
floating.
FAST ACCESS TIME
Symbol
t
kq
t
kc
Parameter
Clock Access Time
Cycle Time
Frequency
-6.5
6.5
7.5
133
-7.5
7.5
8.5
117
Units
ns
ns
MHz
Copyright © 2011 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no
liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on
any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause
failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written
assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc. — www.issi.com —
1-800-379-4774
Rev. 00B
10/2/2012
1
113586004 已开通了《智能家居系统》讨论群
希望参加《智能家居系统》的网友添加113586004群,在群内讨论问题。 本帖最后由 zhaojun_xf 于 2010-7-31 10:28 编辑 ]...
zhaojun_xf DIY/开源硬件专区
关于28377D烧制FLASH问题
238433这是我对它烧制的配置,在调试模式下编译没有错,但是在编译模式下编译就会出错。不知是哪里的错 238434 下面这是CMD文件错误所在地 238435 ...
xinhe 微控制器 MCU
msp430的有用书籍
lz新人,需要芯币,第四个麻烦捧捧场吧{:1_85:}之后我编的一些程序会与大家分享的 ...
mixwell 微控制器 MCU
ESP32-S2开发之坑(1)--开填
本帖最后由 RCSN 于 2020-5-15 22:25 编辑 乐鑫出了这款带USB的无线MCU-ESP32S2,已经有一段时间,而楼主开始时候也是想利用这款新品开个USB相关的设备出来,但是无奈的是,乐鑫官方至今对 ......
RCSN DIY/开源硬件专区
NIOS设计过程实例讲解
如果设计稍显复杂,那么对底层细节的过多关注就会成为一种累赘。 试想我们平时在电脑上编写C程序,比如在显示器上输出一行字,我们只用一句printf()即可完成,至于打印命令怎么传到显示芯 ......
心仪 FPGA/CPLD
MSP430定时器控制PWM输出
/*定时器输出单元举例: ACLK时钟频率为LFXT1=32768Hz,利用Timer_A输出周期为512/32768 =15.625ms,占空比分别为75%和25%的PWM波 */ #include "io430.h" int main( void ) { // Stop w ......
火辣西米秀 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 818  1561  1367  210  1841  59  21  19  22  35 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved