电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS61DDP2B22M18A-400M3L

产品描述sram 36mb 400mhz 2mx18 ddr iip sync sram
产品类别半导体    其他集成电路(IC)   
文件大小542KB,共31页
制造商All Sensors
标准  
下载文档 详细参数 选型对比 全文预览

IS61DDP2B22M18A-400M3L在线购买

供应商 器件名称 价格 最低购买 库存  
IS61DDP2B22M18A-400M3L - - 点击查看 点击购买

IS61DDP2B22M18A-400M3L概述

sram 36mb 400mhz 2mx18 ddr iip sync sram

IS61DDP2B22M18A-400M3L规格参数

参数名称属性值
ManufactureISSI
产品种类
Product Category
SRAM
RoHSYes
Memory Size36 Mbi
Organizati2 M x 18
InterfaceParallel
电源电压-最大
Supply Voltage - Max
1.9 V
Supply Voltage - Mi1.7 V
Maximum Operating Curre1250 mA
最大工作温度
Maximum Operating Temperature
+ 70 C
最小工作温度
Minimum Operating Temperature
0 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
FBGA-165
系列
Packaging
Tray
Maximum Clock Frequency400 MHz
Memory TypeDDR-IIP
工厂包装数量
Factory Pack Quantity
105

文档预览

下载PDF文档
IS61DDP2B22M18A/A1/A2
IS61DDP2B21M36A/A1/A2
2Mx18, 1Mx36
36Mb DDR-IIP (Burst 2) CIO SYNCHRONOUS SRAM
(2.0 Cycle Read Latency)
FEATURES
1Mx36 and 2Mx18 configuration available.
On-chip Delay-Locked Loop (DLL) for wide data
valid window.
Common I/O read and write ports.
Synchronous pipeline read with self-timed late write
operation.
Double Data Rate (DDR) interface for read and
write input ports.
2.0 cycle read latency.
Fixed 2-bit burst for read and write operations.
Clock stop support.
Two input clocks (K and K#) for address and control
registering at rising edges only.
Two echo clocks (CQ and CQ#) that are delivered
simultaneously with data.
+1.8V core power supply and 1.5, 1.8V VDDQ, used
with 0.75, 0.9V VREF.
HSTL input and output interface.
Registered addresses, write and read controls, byte
writes, data in, and data outputs.
Full data coherency.
Boundary scan using limited set of JTAG 1149.1
functions.
Byte write capability.
Fine ball grid array (FBGA) package:
13mmx15mm and 15mmx17mm body size
165-ball (11 x 15) array
Programmable impedance output drivers via 5x
user-supplied precision resistor.
Data Valid Pin (QVLD).
ODT (On Die Termination) feature is supported
optionally on data input, K/K#, and BW
x
#.
The end of top mark (A/A1/A2) is to define options.
IS61DDP2B21M36A : Don’t Care ODT function
and pin connection
IS61DDP2B21M36A1 : Option1
IS61DDP2B21M36A2 : Option2
Refer to more detail description at page 6 for each
ODT option.
ADVANCED INFORMATION
JULY 2012
DESCRIPTION
The 36Mb IS61DDP2B21M36A/A1/A2 and
IS61DDP2B22M18A/A1/A2 are synchronous, high-
performance CMOS static random access memory (SRAM)
devices. These SRAMs have a common I/O bus. The rising
edge of K clock initiates the read/write operation, and all
internal operations are self-timed. Refer to the
Timing
Reference Diagram for Truth Table
for a description of the
basic operations of these DDR-IIP (Burst of 2) CIO SRAMs.
Read and write addresses are registered on alternating rising
edges of the K clock. Reads and writes are performed in
double data rate.
The following are registered internally on the rising edge of
the K clock:
Read/write address
Read enable
Write enable
Byte writes
Data-in for first burst address
Data-Out for first burst address
The following are registered on the rising edge of the K#
clock:
Byte writes
Data-in for second burst address
Data-Out for second burst address
Byte writes can change with the corresponding data-in to
enable or disable writes on a per-byte basis. An internal write
buffer enables the data-ins to be registered one cycle after
the write address. The first data-in burst is clocked one cycle
later than the write command signal, and the second burst is
timed to the following rising edge of the K# clock.
During the burst read operation, the data-outs from the first
bursts are updated from output registers of the third rising
edge of the K clock (starting two clock cycles later after read
command). The data-outs from the second burst are updated
with the third rising edge of the K# clock where read
command receives at the first rising edge of K.
The device is operated with a single +1.8V power supply and
is compatible with HSTL I/O interfaces.
Copyright © 2012 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. 00A
7/05/2012
1

IS61DDP2B22M18A-400M3L相似产品对比

IS61DDP2B22M18A-400M3L IS61DDP2B21M36A-400M3L
描述 sram 36mb 400mhz 2mx18 ddr iip sync sram sram 36mb 400mhz 1mx36 ddr iip sync sram
Manufacture ISSI ISSI
产品种类
Product Category
SRAM SRAM
RoHS Yes Yes
Memory Size 36 Mbi 36 Mbi
Organizati 2 M x 18 1 M x 36
Interface Parallel Parallel
电源电压-最大
Supply Voltage - Max
1.9 V 1.9 V
Supply Voltage - Mi 1.7 V 1.7 V
Maximum Operating Curre 1250 mA 1300 mA
最大工作温度
Maximum Operating Temperature
+ 70 C + 70 C
最小工作温度
Minimum Operating Temperature
0 C 0 C
安装风格
Mounting Style
SMD/SMT SMD/SMT
封装 / 箱体
Package / Case
FBGA-165 FBGA-165
系列
Packaging
Tray Tray
Maximum Clock Frequency 400 MHz 400 MHz
Memory Type DDR-IIP DDR-IIP
工厂包装数量
Factory Pack Quantity
105 105
想开发一款HDMI转SDI接入DMB转送
大家好,想开发一款HDMI转SDI接入DMB转送,有没有方案推荐?谢谢:handshake ...
wangxianbo 下载中心专版
用心讨教问题,看了不要路过呀,进来看看
用心讨教问题,看了不要路过呀,进来看看#include <reg52.h>#define uchar unsigned char#define uint unsigned intuchar segment={0xc0,0Xf9,0xa4,0xb0,0x99,0x92,0x82,0xf8,0x80,0x90,0xf ......
用心思考 51单片机
求推荐国产DC转DC芯片
求各位大佬推荐一颗国产DC转DC,低压可调恒流BOOST、BUCK型LED驱动芯片,功率50W左右。输入电压5-36V ...
xuanyuanzhu 电源技术
了解一下TPS62840的主要特性和优点
TPS62840:60nA IQ、1.8V 至 6.5V 输入电压、高效 750mA 降压转换器 一款低功率开关稳压器TPS62840,其工作静态电流(IQ)可达到60 nA,仅为业界类似器件的1/3。它可在1-µA负载下可提 ......
qwqwqw2088 模拟与混合信号
RS232转换RS485后能不能多设备组成RS485网络
大家好,想做一个设备用单片机和多个条码扫描器通讯,但是单片机和条码扫描器只有一个串口(232)不能组成一对多的网络,所以想问一下,能不能用RS232toRS485转换器转换以后将单片机与多条码扫描器组 ......
xom554 嵌入式系统
28335时钟跑飞
用定时器做了一个点灯程序,间隔0.6s闪灯,但是经常上电的一刻出现速度更快的闪灯,然后持续几秒之后不再闪保持常亮或者回复正常的0.6s闪灯。尤其低温环境下更明显,请问这是什么原因? ...
wacy0607@ 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 846  201  1118  2845  1360  34  7  31  50  6 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved