电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS61DDB42M36A-300M3L

产品描述sram 72mb 300mhz 2mx36 ddr II sync sram
产品类别半导体    其他集成电路(IC)   
文件大小495KB,共30页
制造商All Sensors
标准  
下载文档 详细参数 选型对比 全文预览

IS61DDB42M36A-300M3L在线购买

供应商 器件名称 价格 最低购买 库存  
IS61DDB42M36A-300M3L - - 点击查看 点击购买

IS61DDB42M36A-300M3L概述

sram 72mb 300mhz 2mx36 ddr II sync sram

IS61DDB42M36A-300M3L规格参数

参数名称属性值
ManufactureISSI
产品种类
Product Category
SRAM
RoHSYes
Memory Size72 Mbi
Organizati2 M x 36
InterfaceParallel
电源电压-最大
Supply Voltage - Max
1.9 V
Supply Voltage - Mi1.7 V
Maximum Operating Curre650 mA
最大工作温度
Maximum Operating Temperature
+ 70 C
最小工作温度
Minimum Operating Temperature
0 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
FBGA-165
系列
Packaging
Tray
Maximum Clock Frequency300 MHz
Memory TypeDDR-II
工厂包装数量
Factory Pack Quantity
105

文档预览

下载PDF文档
IS61DDB44M18A
IS61DDB42M36A
4Mx18, 2Mx36
72Mb DDR-II (Burst 4) CIO SYNCHRONOUS SRAM
FEATURES
2Mx36 and 4Mx18 configuration available.
On-chip delay-locked loop (DLL) for wide data valid
window.
Common I/O read and write ports.
Synchronous pipeline read with late write operation.
Double Data Rate (DDR) interface for read and
write input ports.
Fixed 4-bit burst for read and write operations.
Clock stop support.
Two input clocks (K and K#) for address and control
registering at rising edges only.
Two input clocks (C and C#) for data output control.
Two echo clocks (CQ and CQ#) that are delivered
simultaneously with data.
+1.8V core power supply and 1.5V to1.8V VDDQ,
used with 0.75V to 0.9V VREF.
HSTL input and output interface.
Registered addresses, write and read controls, byte
writes, data in, and data outputs.
Full data coherency.
Boundary scan using limited set of JTAG 1149.1
functions.
Byte write capability.
Fine ball grid array (FBGA) package:
13mmx15mm and 15mmx17mm body size
165-ball (11 x 15) array
Programmable impedance output drivers via 5x
user-supplied precision resistor.
ADVANCED INFORMATION
JULY 2012
DESCRIPTION
The 72Mb IS61DDB42M36A and IS61DDB44M18A are
synchronous, high-performance CMOS static random access
memory (SRAM) devices. These SRAMs have a common I/O
bus. The rising edge of K clock initiates the read/write
operation, and all internal operations are self-timed. Refer to
the
Timing Reference Diagram for Truth Table
for a
description of the basic operations of these DDR-II (Burst of
4) CIO SRAMs.
Read and write addresses are registered on alternating rising
edges of the K clock. Reads and writes are performed in
double data rate.
The following are registered internally on the rising edge of
the K clock:
Read/write address
Read enable
Write enable
Byte writes for burst addresses first and third
Data-in for burst addresses first and third
The following are registered on the rising edge of the K#
clock:
Byte writes for burst addresses second and fourth
Data-in for burst addresses second and fourth
Byte writes can change with the corresponding data-in to
enable or disable writes on a per-byte basis. An internal write
buffer enables the data-ins to be registered one cycle after
the write address. The first data-in burst is clocked one cycle
later than the write command signal, and the second burst is
timed to the following rising edge of the K# clock. Two full
clock cycles are required to complete a write operation.
During the burst read operation, the data-outs from the first
and third bursts are updated from output registers of the
second and third rising edges of the C# clock (starting on and
half cycles later after read command). The data-outs from the
second and fourth bursts are updated with the third and
fourth rising edges of the C clock. The K and K# clocks are
used to time the data-outs whenever the C and C# clocks are
tied high. Two full clock cycles are required to complete a
read operation.
The device is operated with a single +1.8V power supply and
is compatible with HSTL I/O interfaces.
Copyright © 2012 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. 00A
7/05/2012
1

IS61DDB42M36A-300M3L相似产品对比

IS61DDB42M36A-300M3L IS61DDB44M18A-300M3L
描述 sram 72mb 300mhz 2mx36 ddr II sync sram sram 72mb 300mhz 4mx18 ddr-II sync sram
Manufacture ISSI ISSI
产品种类
Product Category
SRAM SRAM
RoHS Yes Yes
Memory Size 72 Mbi 72 Mbi
Organizati 2 M x 36 4 M x 18
Interface Parallel Parallel
电源电压-最大
Supply Voltage - Max
1.9 V 1.9 V
Supply Voltage - Mi 1.7 V 1.7 V
Maximum Operating Curre 650 mA 600 mA
最大工作温度
Maximum Operating Temperature
+ 70 C + 70 C
最小工作温度
Minimum Operating Temperature
0 C 0 C
安装风格
Mounting Style
SMD/SMT SMD/SMT
封装 / 箱体
Package / Case
FBGA-165 FBGA-165
系列
Packaging
Tray Tray
Maximum Clock Frequency 300 MHz 300 MHz
Memory Type DDR-II DDR-II
工厂包装数量
Factory Pack Quantity
105 105
如何软件检查到28027是否接收到ACK信号
有没有办法可以检查到28027的i2c模块发出地址和读写信号以后有没有收到ACK...
jetlin1992 微控制器 MCU
大神们 帮忙看一下 怎么数据出不来
#include unsigned int FlagSHT11,TimerSHT11,TempSHT11,HumiSHT11; unsigned char StateSHT11; #define S_SCL (P5OUT |= BIT4) #define C_SCL (P5OUT &= ~BIT4) // P5.4 时钟 # ......
yong_zhang 微控制器 MCU
WINCE500里这么多自带的驱动程序,初学看哪一个好呢???
PUBLIC与平台无关,PLATFORM与平台相关,目前我只看了DRIVES\SERIAL\COM_MDD2里的,但好像这个文件不是一个完整的串口驱动,只是一个MDD部分,其他有关的又在哪里呢? 大家入门时都看那一个文件呢???...
xefon 嵌入式系统
出一块STM32F103VE开发板
出STM32F103VE开发板、核心板 之前调试的时候不小心焊坏NAND Flash和MP3的焊盘,所以这两个功能不能用了,用过不到20次,还是很新的,其他功能都是好的。现在用不到了,出给有需 ......
流年u7 淘e淘
stm32 硬件I2C通信 使用DMA控制问题
stm32 硬件I2C通信 ,使用DMA控制 , 数据传输完成时 , DMA会发送EOT信号给I2C 并产生中断 。 请问这个EOT和EOT_1是什么信号? 产生的是什么中断? DMA和I2C寄存器压根没有EOT啊? 难道 ......
沈威龙 stm32/stm8
【CN0040】利用低失真差分ADC驱动器实现直流耦合、单端转差分转换
电路功能与优势 本文所述电路可对双通道、3 MSPS、12位SAR ADC AD7352的双极性输入信号进行直流耦合、单端转差分转换。该电路能够提供充足的建立时间和低阻抗,从而确保AD7352实现最高性能。 ......
EEWORLD社区 ADI 工业技术

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 576  2609  2613  721  927  19  9  6  36  41 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved