电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V3556SA100BGI8

产品描述sram 128kx36 sync 3.3V zbt pipelined sram
产品类别半导体    其他集成电路(IC)   
文件大小502KB,共25页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

71V3556SA100BGI8在线购买

供应商 器件名称 价格 最低购买 库存  
71V3556SA100BGI8 - - 点击查看 点击购买

71V3556SA100BGI8概述

sram 128kx36 sync 3.3V zbt pipelined sram

71V3556SA100BGI8规格参数

参数名称属性值
ManufactureIDT (Integrated Device Technology)
产品种类
Product Category
SRAM
RoHSN
封装 / 箱体
Package / Case
PBGA-119
系列
Packaging
Reel
工厂包装数量
Factory Pack Quantity
1000

文档预览

下载PDF文档
IDT71V3556S/XS
128K x 36, 256K x 18
3.3V Synchronous ZBT SRAMs
IDT71V3558S/XS
3.3V I/O, Burst Counter
IDT71V3556SA/XSA
Pipelined Outputs
IDT71V3558SA/XSA
Features
128K x 36, 256K x 18 memory configurations
Supports high performance system speed - 200 MHz (x18)
(3.2 ns Clock-to-Data Access)
Supports high performance system speed - 166 MHz (x36)
(3.5 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read
cycles
Internally synchronized output buffer enable eliminates the
need to control
OE
Single R/W (READ/WRITE) control pin
Positive clock-edge triggered address, data, and control
signal registers for fully pipelined applications
4-word burst capability (interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
Three chip enables for simple depth expansion
3.3V power supply (±5%), 3.3V I/O Supply (V
DDQ)
Optional- Boundary Scan JTAG Interface (IEEE 1149.1
compliant)
Packaged in a JEDEC standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch
ball grid array (fBGA)
Description
The IDT71V3556/58 are 3.3V high-speed 4,718,592-bit (4.5 Mega-
bit) synchronous SRAMS. They are designed to eliminate dead bus
cycles when turning the bus around between reads and writes, or
writes and reads. Thus, they have been given the name ZBT
TM
, or
Zero Bus Turnaround.
Address and control signals are applied to the SRAM during one
clock cycle, and two cycles later the associated data cycle occurs, be
it read or write.
The IDT71V3556/58 contain data I/O, address and control signal
registers. Output enable is the only asynchronous signal and can be
used to disable the outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V3556/58
to be suspended as long as necessary. All synchronous inputs are
ignored when (CEN) is high and the internal device registers will hold
their previous values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the
user to deselect the device when desired. If any one of these three are
not asserted when ADV/LD is low, no new memory operation can be
initiated. However, any pending data transfers (reads or writes) will be
completed. The data bus will tri-state two cycles after chip is deselected
or a write is initiated.
Pin Description Summary
A
0
-A
17
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance burst address / Load new address
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Synchronous
Synchronous
Static
Static
5281 tbl 01
JANUARY 2015
1
©
2015 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
DSC-5281/12
大惊喜!在EEWORLD的申请下,LaunchPad加送触摸板啦!!
各位参加“EEWORLD大学堂TI教室”认真学习并拿到LaunchPad的童鞋们,你们一定惊喜的发现还有一个触摸板在上面吧! 是个,这就是大惊喜! 由于你们的认真学习,不仅是我们能够看到的,反馈给TI ......
taburiss001 微控制器 MCU
很多人不知道的:这10个品牌不属中国人
第一名:中华牙膏    怎么排这个第一,我倒着实为难了一把,排在第一位的这个企业一定要有广泛的群众基础。算去算来,也只能在快速消费品行业了。毕竟你可以不上网、不买车,但你不能不吃 ......
zhuxl 聊聊、笑笑、闹闹
MP3302DJ芯片驱动640*480的液晶屏发热问题
电路基本按手册设计,PB14脚设置为使能脚,输入电平为3.3V,LEDK,LEDA接液晶驱动脚。上电使能液晶正常会量,但芯片有点发烫,这是怎么回事?帮我分析一下,谢谢。 617760 ...
nibofys LED专区
这个单片机之间通讯的波特率是先定好?还是计算出来?另外为什么晶振会有 11.0592...
这个单片机之间通讯的波特率是先定好?还是计算出来?另外为什么晶振会有 11.0592M这样一个值呢?常见的频率都是4M 8M 12M 16M 24M ...
QWE4562009 单片机
FPGA精华学习资源推荐(十八)--高级FPGA设计结构、实现和优化
FPGA精华学习资源推荐(十八)--高级FPGA设计结构、实现和优化 FPGA从诞生以来经历了从配角到主角的转变,FPGA主要用于取代复杂的逻辑电 路,现在重点强调平台概念,当集成数字信号处理器、 ......
tiankai001 下载中心专版
小惊喜!收到铁电开发板了
8938089381893824谢谢EEWORLD,谢谢TI!...
ming1006 微控制器 MCU

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 427  1994  2211  2917  2855  9  41  45  59  58 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved