电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

Si5338N-B-GM

产品描述clock generators & support products i2c-prgrmmbl clock generatr .16-700 mhz
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小2MB,共46页
制造商Silicon Laboratories Inc
标准
下载文档 详细参数 全文预览

Si5338N-B-GM在线购买

供应商 器件名称 价格 最低购买 库存  
Si5338N-B-GM - - 点击查看 点击购买

Si5338N-B-GM概述

clock generators & support products i2c-prgrmmbl clock generatr .16-700 mhz

Si5338N-B-GM规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
包装说明HVQCCN, LCC24,.16SQ,20
Reach Compliance Codecompli
ECCN代码EAR99
Samacsys DescriptiClock Generators & Support Products I2C control, 4-output, any frequency (< 710 MHz), any output, clock generator (2 diff, 2 SE)
其他特性ALSO OPERATES AT 2.5 V AND 3.3 V TYP
JESD-30 代码S-XQCC-N24
长度4 mm
端子数量24
最高工作温度85 °C
最低工作温度-40 °C
最大输出时钟频率710 MHz
封装主体材料UNSPECIFIED
封装代码HVQCCN
封装等效代码LCC24,.16SQ,20
封装形状SQUARE
封装形式CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
主时钟/晶体标称频率30 MHz
认证状态Not Qualified
座面最大高度0.9 mm
最大压摆率60 mA
最大供电电压1.98 V
最小供电电压1.71 V
标称供电电压1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式NO LEAD
端子节距0.5 mm
端子位置QUAD
宽度4 mm
uPs/uCs/外围集成电路类型CLOCK GENERATOR, PROCESSOR SPECIFIC

文档预览

下载PDF文档
Si5338
I
2
C - P
R O GRA MM A B LE
A
NY
- F
R E Q U E N C Y
, A
NY
- O
UTPUT
Q
UAD
C
LOCK
G
ENERATOR
Features
Low power MultiSynth™ technology
enables independent, any-frequency
synthesis on four differential output
drivers
PCIe Gen 1/2/3/4 Common Clock and
Gen 3 SRNS compliant
Highly-configurable output drivers with
up to four differential outputs, eight
single-ended clock outputs, or a
combination of both
Low phase jitter of 0.7 ps RMS typ
High precision synthesis allows true
zero ppm frequency accuracy on all
outputs
Flexible input reference:

External
Single supply core with excellent
PSRR: 1.8, 2.5, 3.3 V
Independent frequency increment/
decrement feature enables
glitchless frequency adjustments in
1 ppm steps
Independent phase adjustment on
each of the output drivers with an
accuracy of <20 ps steps
Highly configurable spread
spectrum (SSC) on any output:
frequency from 5 to 350 MHz

Any spread from 0.5 to 5.0%

Any modulation rate from 33 to
63 kHz

Any
Ordering Information:
See page 42.
Pin Assignments
RSVD_GND
CLK0A
CLK0B
VDD
VDDO0
20
Independently configurable outputs
support any frequency or format:

LVPECL/LVDS:

HCSL:
0.16 to 710 MHz
0.16 to 250 MHz

CMOS: 0.16 to 200 MHz

SSTL/HSTL: 0.16 to 350 MHz
Independent output voltage per driver:
1.5, 1.8, 2.5, or 3.3 V
I
2
C/SMBus compatible interface
Easy to use programming software
Small size: 4 x 4 mm, 24-QFN
Low power: 45 mA core supply typ
Wide temperature range: –40 to
+85 °C
24
23
22
21
19
18
CLK1A
17
CLK1B
16
VDDO1
15
VDDO2
14
CLK2A
13
CLK2B
IN1
1
IN2
2
IN3
3
IN4
4
IN5
5
GND
GND
Pad
Applications
IN6
6
Ethernet switch/router
PCIe Gen1/2/3/4
Broadcast video/audio timing
Processor and FPGA clocking
Any-frequency clock conversion
MSAN/DSLAM/PON
Fibre Channel, SAN
Telecom line cards
1 GbE and 10 GbE
7
8
9
10
11
12
INTR
Description
The Si5338 is a high-performance, low-jitter clock generator capable of
synthesizing any frequency on each of the device's four output drivers. This timing
IC is capable of replacing up to four different frequency crystal oscillators or
operating as a frequency translator. Using its patented MultiSynth™ technology,
the Si5338 allows generation of four independent clocks with 0 ppm precision.
Each output clock is independently configurable to support various signal formats
and supply voltages. The Si5338 provides low-jitter frequency synthesis in a
space-saving 4 x 4 mm QFN package. The device is programmable via an I
2
C/
SMBus-compatible serial interface and supports operation from a 1.8, 2.5, or
3.3 V core supply. I
2
C device programming is made easy with the ClockBuilder™
Desktop software available at
www.silabs.com/ClockBuilder.
Measuring PCIe
clock jitter is quick and easy with the Silicon Labs PCIe Clock Jitter Tool.
Download it for free at
www.silabs.com/pcie-learningcenter.
Rev. 1.6 12/15
Copyright © 2015 by Silicon Laboratories
VDDO3
VDD
CLK3B
CLK3A
SCL
SDA
crystal: 8 to 30 MHz

CMOS input: 5 to 200 MHz

SSTL/HSTL input: 5 to 350 MHz

Differential input: 5 to 710 MHz
External feedback mode allows
zero-delay mode
Loss of lock and loss of signal
alarms
Top View
Si5338
【CN0203】仅需使用两个模拟器件的灵活的PLC/DCS模拟输出模块
电路功能与优势图1所示电路是一种仅使用两个模拟器件的全功能、灵活、可编程的模拟输出解决方案,它满足可编程逻辑控制器(PLC)和分布式控制系统(DCS)应用的大部分要求。AD5660-1是一款低功耗(2. ......
EEWORLD社区 ADI 工业技术
【ST电机评测】任务四 -- MCSDK 版本v4与v5之不同
MCSDK v5和v4的不同 这个原本有些难度,毕竟需要即有版本4的使用经验,也要有版本5的使用经验,才有可能了解其不同,或者说改进。而且,只有深入地使用才能深入地知道其不同。 开始的第一步, ......
stp111 stm32/stm8
9052芯片驱动设计
简单说,就是做一个板子,pci接口的,在与计算机通信这一块使用了plx的9052芯片来简化设计。我们所需要的功能是,计算机上编一个界面,可以发送指令读和写该设备,将指令写入设备上的芯片中,再 ......
天天流浪 嵌入式系统
315M Hz的信号接收使用何种天线?
315M Hz的信号接收使用何种天线(材质、形状、大小等属性)最好?...
160748293 无线连接
ISD1700录放电路图
ISD1700录放电路图,PDF文件...
jinpost DIY/开源硬件专区
示波器的硬件带宽限制和高低通数字滤波功能
示波器的作用是把肉眼看不见的电信号变换成看得见的图像,越优秀的示波器肯定越能还原信号真实的样子,我们肯定不希望看到的信号是被“美颜”过的。然而,在实际测量中,硬件电路中的 ......
Micsig麦科信 测试/测量

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 7  1749  40  2836  2314  27  32  50  55  13 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved