电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

AGLN020V5-ZFQN68

产品描述Field Programmable Gate Array, 520-Cell, CMOS, PQCC68,
产品类别可编程逻辑器件    可编程逻辑   
文件大小4MB,共114页
制造商Microsemi
官网地址https://www.microsemi.com
下载文档 详细参数 全文预览

AGLN020V5-ZFQN68概述

Field Programmable Gate Array, 520-Cell, CMOS, PQCC68,

AGLN020V5-ZFQN68规格参数

参数名称属性值
是否Rohs认证不符合
Objectid112982401
Reach Compliance Codeunknown
JESD-30 代码S-PQCC-N68
输入次数49
逻辑单元数量520
输出次数49
端子数量68
最高工作温度70 °C
最低工作温度-20 °C
封装主体材料PLASTIC/EPOXY
封装代码QCCN
封装等效代码LCC68,.32SQ,16
封装形状SQUARE
封装形式CHIP CARRIER
电源1.5 V
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
标称供电电压1.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式NO LEAD
端子节距0.4 mm
端子位置QUAD

文档预览

下载PDF文档
Advance v0.4
IGLOO nano Low-Power Flash FPGAs
with Flash*Freeze Technology
Features and Benefits
Low Power
nanoPower Consumption—Industry’s Lowest Power
1.2 V to 1.5 V Core Voltage Support for Low Power
Supports Single-Voltage System Operation
Low-Power Active FPGA Operation
Flash*Freeze Technology Enables Ultra-Low Power
Consumption while Maintaining FPGA Content
• Easy Entry to / Exit from Ultra-Low-Power Flash*Freeze
Mode
®
Advanced I/Os
• 1.2 V, 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
• Bank-Selectable I/O Voltages—up to 4 Banks per Chip
• Single-Ended I/O Standards: LVTTL, LVCMOS
3.3 V / 2.5 V / 1.8 V / 1.5 V / 1.2 V
• Wide Range Power Supply Voltage Support per JESD8-B,
Allowing I/Os to Operate from 2.7 V to 3.6 V
• Wide Range Power Supply Voltage Support per JESD8-12,
Allowing I/Os to Operate from 1.14 V to 1.575 V
• I/O Registers on Input, Output, and Enable Paths
• Selectable Schmitt Trigger Inputs
• Hot-Swappable and Cold-Sparing I/Os
• Programmable Output Slew Rate and Drive Strength
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the IGLOO Family
• Up to Six CCC Blocks, One with an Integrated PLL
• Configurable Phase Shift, Multiply/Divide, Delay
Capabilities, and External Feedback
• Wide Input Frequency Range (1.5 MHz up to 250 MHz)
Small Footprint Packages
• As Small as 3x3 mm in Size
Wide Range of Features
• 10 k to 250 k System Gates
• Up to 36 kbits of True Dual-Port SRAM
• Up to 71 User I/Os
Reprogrammable Flash Technology
130-nm, 7-Layer Metal, Flash-Based CMOS Process
Live-at-Power-Up (LAPU) Level 0 Support
Single-Chip Solution
Retains Programmed Design When Powered Off
Clock Conditioning Circuit (CCC) and PLL
In-System Programming (ISP) and Security
• Secure ISP Using On-Chip 128-Bit Advanced Encryption
Standard (AES) Decryption via JTAG (IEEE 1532–compliant)
• FlashLock
®
to Secure FPGA Contents
Embedded Memory
• 1 kbit of FlashROM User Nonvolatile Memory
• SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM
Blocks (×1, ×2, ×4, ×9, and ×18 organizations)
• True Dual-Port SRAM (except × 18 organization)
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
Enhanced Commercial Temperature Range
• –20°C to +70°C
IGLOO nano Devices
IGLOO nano Devices
System Gates
Typical Equivalent Macrocells
VersaTiles (D-flip-flops)
Flash*Freeze Mode (typical, µW)
RAM kbits (1,024
4,608-Bit Blocks
FlashROM Bits
Secure (AES) ISP
VersaNet
I/O Banks
Maximum User I/Os
Maximum User I/Os (Known Good Die)
Package Pins
UC/CS
QFN
VQFP
2
2
AGLN010
10 k
86
260
2
1k
4
2
34
34
UC36
QN48
AGLN015
15 k
128
384
4
1k
4
3
49
AGLN020
20 k
172
520
4
1k
4
3
52
52
AGLN030
1
30 k
256
768
5
1k
6
2
81
83
AGLN060
60 k
512
1,536
10
18
4
1k
Yes
1
18
2
71
71
CS81
QN100
VQ100
AGLN125
125 k
1,024
3,072
16
36
8
1k
Yes
1
18
2
71
71
CS81
QN100
VQ100
AGLN250
250 k
2,048
6,144
24
36
8
1k
Yes
1
18
4
68
68
CS81
QN100
VQ100
bits)
2
Integrated PLL in CCCs
2
Globals
3
QN68
UC81, CS81 UC81, CS81
QN68
QN48, QN68
VQ100
Notes:
1. AGLN030 is available in the Z feature grade only and offers package compatibility with the lower density nano devices. Refer
to
"IGLOO nano Ordering Information" on page III.
2. AGLN060, AGLN125, and AGLN250 in the CS81 package do not support PLLs. AGLN030 and smaller devices do not support this
feature
.
3. Six chip (main) and three quadrant global networks are available for AGLN060 and above.
4. For higher densities and support of additional features, refer to the
IGLOO
and
IGLOOe
handbooks.
† AGLN030 and smaller devices do not support this feature.
December 2008
© 2008 Actel Corporation
I

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2257  295  2018  503  1541  46  6  41  11  32 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved