电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

EPF10K50VRI240-4N

产品描述fpga - field programmable gate array fpga - flex 10k 360 labs 189 ios
产品类别可编程逻辑器件    可编程逻辑   
文件大小2MB,共128页
制造商Altera (Intel)
标准
下载文档 详细参数 全文预览

EPF10K50VRI240-4N在线购买

供应商 器件名称 价格 最低购买 库存  
EPF10K50VRI240-4N - - 点击查看 点击购买

EPF10K50VRI240-4N概述

fpga - field programmable gate array fpga - flex 10k 360 labs 189 ios

EPF10K50VRI240-4N规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Altera (Intel)
零件包装代码QFP
包装说明RQFP-240
针数240
Reach Compliance Codeunknow
ECCN代码3A991
JESD-30 代码S-PQFP-G240
JESD-609代码e3
长度32 mm
湿度敏感等级3
专用输入次数4
I/O 线路数量189
输入次数189
逻辑单元数量2880
输出次数189
端子数量240
最高工作温度85 °C
最低工作温度-40 °C
组织4 DEDICATED INPUTS, 189 I/O
输出函数REGISTERED
封装主体材料PLASTIC/EPOXY
封装代码HFQFP
封装等效代码HQFP240,1.37SQ,20
封装形状SQUARE
封装形式FLATPACK, HEAT SINK/SLUG, FINE PITCH
峰值回流温度(摄氏度)245
电源3.3 V
可编程逻辑类型LOADABLE PLD
传播延迟0.6 ns
认证状态Not Qualified
座面最大高度4.1 mm
最大供电电压3.6 V
最小供电电压3 V
标称供电电压3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Matte Tin (Sn) - annealed
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间40
宽度32 mm

文档预览

下载PDF文档
Includes
FLEX 10KA
FLEX 10K
Embedded Programmable
Logic Device Family
Data Sheet
®
January 2003, ver. 4.2
Features...
The industry’s first embedded programmable logic device (PLD)
family, providing System-on-a-Programmable-Chip (SOPC)
integration
Embedded array for implementing megafunctions, such as
efficient memory and specialized logic functions
Logic array for general logic functions
High density
10,000 to 250,000 typical gates (see
Tables 1
and
2)
Up to 40,960 RAM bits; 2,048 bits per embedded array block
(EAB), all of which can be used without reducing logic capacity
System-level features
MultiVolt
TM
I/O interface support
5.0-V tolerant input pins in FLEX
®
10KA devices
Low power consumption (typical specification less than 0.5 mA
in standby mode for most devices)
FLEX 10K and FLEX 10KA devices support peripheral
component interconnect Special Interest Group (PCI SIG)
PCI
Local Bus Specification, Revision 2.2
FLEX 10KA devices include pull-up clamping diode, selectable
on a pin-by-pin basis for 3.3-V PCI compliance
Select FLEX 10KA devices support 5.0-V PCI buses with eight or
fewer loads
Built-in Joint Test Action Group (JTAG) boundary-scan test
(BST) circuitry compliant with IEEE Std. 1149.1-1990, available
without consuming any device logic
Table 1. FLEX 10K Device Features
Feature
Typical gates (logic and RAM)
(1)
Maximum system gates
Logic elements (LEs)
Logic array blocks (LABs)
Embedded array blocks (EABs)
Total RAM bits
Maximum user I/O pins
EPF10K10
EPF10K10A
10,000
31,000
576
72
3
6,144
150
EPF10K20
20,000
63,000
1,152
144
6
12,288
189
EPF10K30
EPF10K30A
30,000
69,000
1,728
216
6
12,288
246
EPF10K40
40,000
93,000
2,304
288
8
16,384
189
EPF10K50
EPF10K50V
50,000
116,000
2,880
360
10
20,480
310
Altera Corporation
DS-F10K-4.2
1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1476  636  109  505  723  30  13  3  11  15 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved