电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

PT7V4050TBTGA16.896/12.288

产品描述PLL/Frequency Synthesis Circuit,
产品类别模拟混合信号IC    信号电路   
文件大小156KB,共7页
制造商Pericom Technology Inc
下载文档 详细参数 全文预览

PT7V4050TBTGA16.896/12.288概述

PLL/Frequency Synthesis Circuit,

PT7V4050TBTGA16.896/12.288规格参数

参数名称属性值
Objectid106674236
包装说明,
Reach Compliance Codeunknown

文档预览

下载PDF文档
Data Sheet
PT7V4050
PLL with quartz stabilized VCXO
|||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
Features
PLL with quartz stabilized VCXO
Loss of signals alarm
Return to nominal clock upon LOS
Input data rates from 8 kb/s to 65 Mb/s
Tri-state output
User defined PLL loop response
NRZ data compatible
Single +5.0V power supply
Description
The device is composed of a phase-lock loop with an
integrated VCXO for use in clock recovery, data re-
timing, frequency translation and clock smoothing
applications in telecom and datacom systems.
Crystal Frequencies Supported: 12.000~50.000 MHz.
Block Diagram
CLKIN
DATAIN
HIZ
Phase Detector &
Loss Of Signal
Circuit
RCLK
RDATA
LOS
PHO
VC
LOSIN
CLK1
VCXO
Divider
CLK2
OPN
Op
Amp
OPOUT
OPP
Ordering Information
PT7V4050
Device Type
16-pin clock recoverymodule
PackageLeads
T: Thru-Hole
G: Surface Mount
CLK2 Divider
A: Divide by 2 E: Divide by 32
B: Divide by 4 F: Divide by 64
C: Divide by 8 G: Divide by 128
D: Divide by 16 H: Divide by 256
K: Disable
T
B
C
G
A
49.408 / 12.352
CLK2 Frequency
CLK1 Frequency
A: 5.0V supply voltage
B: 3.3V supply voltage
C:
±
20ppm
F:
±
32ppm
G:
±
50ppm
H:
±
100ppm
Temperature Range
C: 0
°
C to 70
°
C
T: -40
°
C to 85
°
C
12.000
16.128
18.432
22.579
28.000
34.368
44.736
Frequencies using at CLK1 (MHz)
12.288
12.624
13.00
16.384
16.777
16.896
18.936
20.000
20.480
24.576
24.704
25.000
30.720
32.000
32.768
38.880
40.000
41.2416
47.457
49.152
49.408
19.440
35.328
16.000
17.920
22.1184
27.000
33.330
41.943
50.000
40.960
Note:
CLK1 up to 40.960MHz for both 5V and
3.3V for temperature -40oC to 85 oC; CLK1 up to
50MHz for both 5V and 3.3V for temperature 0oC to 70oC.
PT0125(02/06)
1
Ver:2

推荐资源

JTAG的Verilog源代码
31830...
精远FPGA FPGA/CPLD
请教:重新安装 msp430 调试软件 iar (限时版)
请教:因为之前安装限时版的430调试软件,时间到期之后,重新安装 iar embeded workbench evaluation for msp430 4.21 是否可以继续使用? 可有哪位兄台曾经这么做过?...
caolina1128 微控制器 MCU
PGA112中的Ra怎么选?
本帖最后由 dontium 于 2015-1-23 13:13 编辑 大家好: 我最近在用TI的PGA112,有两路信号需要送到pga112。两路信号都是双极的,大约都是+/-100mv的信号,正在参考pga112技术手册图 77中Ch0的 ......
action_liu 模拟与混合信号
国家将无偿资助集成电路研发,总额不超成本50%
国家将无偿资助集成电路研发,总额不超成本50% 2005-04-06 第一财经日报   4月5日,《第一财经日报》从财政部获悉,财政部、信息产业部、国家发改委日前联合公布的《集成电路产业研究与开 ......
fighting 模拟电子
一段MSP430、DS1302、LCD1602程序分享
#include "io430.h" unsigned char tt0="Time:"; unsigned char tt1="Data:"; unsigned char tt2="week:"; unsigned char tt3="temp:"; //static char ch={"Sun","Mon","Tue","Wed","Thu ......
Jacktang 微控制器 MCU
基于MSP430F5529按键的长按与短按
长按与短按的区别只是加上一个适当的延时然后再去判断引脚状态。 定义: #define KEYDIR P2DIR #define KEYIN P2IN #define KEYIFG P2IFG #define KEYIE P2IE #define KEYIES P2IES ......
fish001 微控制器 MCU

热门文章更多

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1530  331  437  1283  1420  31  7  9  26  29 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved