电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

EP4SGX360FF35C3N

产品描述fpga - field programmable gate array fpga - stratix IV GX 14144 labs 564 ios
产品类别可编程逻辑器件    可编程逻辑   
文件大小509KB,共22页
制造商Altera (Intel)
标准
下载文档 详细参数 全文预览

EP4SGX360FF35C3N在线购买

供应商 器件名称 价格 最低购买 库存  
EP4SGX360FF35C3N - - 点击查看 点击购买

EP4SGX360FF35C3N概述

fpga - field programmable gate array fpga - stratix IV GX 14144 labs 564 ios

EP4SGX360FF35C3N规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
零件包装代码BGA
包装说明35 X 35 MM, LEAD FREE, FBGA-1152
针数1152
Reach Compliance Codeunknow
ECCN代码3A001.A.7.A
最大时钟频率717 MHz
JESD-30 代码S-PBGA-B1152
JESD-609代码e1
长度35 mm
湿度敏感等级3
可配置逻辑块数量14144
输入次数564
逻辑单元数量353600
输出次数564
端子数量1152
最高工作温度85 °C
最低工作温度
组织14144 CLBS
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA1152,34X34,40
封装形状SQUARE
封装形式GRID ARRAY
峰值回流温度(摄氏度)245
电源0.9,1.2/3,1.5,2.5 V
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
座面最大高度3.4 mm
最大供电电压0.93 V
最小供电电压0.87 V
标称供电电压0.9 V
表面贴装YES
技术CMOS
温度等级OTHER
端子面层Tin/Silver/Copper (Sn/Ag/Cu)
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间40
宽度35 mm
Base Number Matches1

文档预览

下载PDF文档
1. Overview for the Stratix IV Device
Family
September 2012
SIV51001-3.4
SIV51001-3.4
Altera
®
Stratix
®
IV FPGAs deliver a breakthrough level of system bandwidth and
power efficiency for high-end applications, allowing you to innovate without
compromise. Stratix IV FPGAs are based on the Taiwan Semiconductor
Manufacturing Company (TSMC) 40-nm process technology and surpass all other
high-end FPGAs, with the highest logic density, most transceivers, and lowest power
requirements.
The Stratix IV device family contains three optimized variants to meet different
application requirements:
Stratix IV E (Enhanced) FPGAs—up to 813,050 logic elements (LEs), 33,294 kilobits
(Kb) RAM, and 1,288 18 x 18 bit multipliers
Stratix IV GX transceiver FPGAs—up to 531,200 LEs, 27,376 Kb RAM, 1,288
18 x 18-bit multipliers, and 48 full-duplex clock data recovery (CDR)-based
transceivers at up to 8.5 Gbps
Stratix IV GT—up to 531,200 LEs, 27,376 Kb RAM, 1,288 18 x 18-bit multipliers,
and 48 full-duplex CDR-based transceivers at up to 11.3 Gbps
The complete Altera high-end solution includes the lowest risk, lowest total cost path
to volume using HardCopy
®
IV ASICs for all the family variants, a comprehensive
portfolio of application solutions customized for end-markets, and the industry
leading Quartus
®
II software to increase productivity and performance.
f
For information about upcoming Stratix IV device features, refer to the
Upcoming
Stratix IV Device Features
document.
f
For information about changes to the currently published
Stratix IV Device Handbook,
refer to the
Addendum to the Stratix IV Device Handbook
chapter.
This chapter contains the following sections:
“Feature Summary” on page 1–2
“Architecture Features” on page 1–6
“Integrated Software Platform” on page 1–19
“Ordering Information” on page 1–19
© 2012 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos
are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as
trademarks or service marks are the property of their respective holders as described at
www.altera.com/common/legal.html.
Altera warrants performance of its
semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and
services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service
described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying
on any published information and before placing orders for products or services.
ISO
9001:2008
Registered
Stratix IV Device Handbook
Volume 1
September 2012
Feedback Subscribe
【F7开发板英雄帖】智能留言提醒器
本帖最后由 ddllxxrr 于 2015-8-18 14:01 编辑 ...
ddllxxrr stm32/stm8
51单片机P3接口问题,急需大神解答。
在P80/P87C52X2也就是51单片机中,我用P3作为控制小灯亮灭的键位控制端口,然后用P1做为小灯亮灭端口,在实验过程中,发现按下连接P3的8个按键,除了P3.6和P3.7以外不能实现控制功能以外,其他 ......
汉子哥 51单片机
晒WEBENCH设计的过程+28v输入到5V3A输出电路设计过程和总结
本帖最后由 youzizhile 于 2014-5-27 22:48 编辑 用TI WEBENCH来设计28V输入5V/3A输出的应用电路1 需求 输入:28V,可以变化在18到32V, 输出:5V/3A 2 设计过程第一步 ......
youzizhile 模拟与混合信号
。碰到一个问题求助大神 关于G2553驱动MFRC522 13.56MHz读头
最近在用launchpad调13.56MHZ的读头,发现一个问题。就是发现UART 和SPI通信都是通的。但是根据IS014443 TYPEA的无线通信老是出错(BUFFER 溢出标志位至起)。不懂 哪里出错了。求大神相助。主 ......
chy2298691 微控制器 MCU
想在"avr单片机学习笔记”里写上一系列A/D,D/A的应用
想在"avr单片机学习笔记”里写上一系列A/D,D/A的应用 可是现在的A/D,D/A器件都十分的贵,加上只是学习用,每次最多买两片。价格真是高的接受不了,呵呵,学电子真是太花钱了。每次都 ......
tiankai001 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1228  1002  2289  1025  1268  45  53  18  42  2 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved