电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

EP3SL70F780C4LN

产品描述fpga - field programmable gate array fpga - stratix iii 2700 labs 488 ios
产品类别可编程逻辑器件    可编程逻辑   
文件大小191KB,共16页
制造商Altera (Intel)
标准
下载文档 详细参数 全文预览

EP3SL70F780C4LN在线购买

供应商 器件名称 价格 最低购买 库存  
EP3SL70F780C4LN - - 点击查看 点击购买

EP3SL70F780C4LN概述

fpga - field programmable gate array fpga - stratix iii 2700 labs 488 ios

EP3SL70F780C4LN规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Altera (Intel)
零件包装代码BGA
包装说明BGA, BGA780,28X28,40
针数780
Reach Compliance Codeunknown
ECCN代码3A991
其他特性IT CAN ALSO OPERATE FROM 1.05 TO 1.15V SUPPLY
最大时钟频率717 MHz
JESD-30 代码S-PBGA-B780
JESD-609代码e1
长度29 mm
湿度敏感等级3
输入次数488
逻辑单元数量67500
输出次数488
端子数量780
最高工作温度85 °C
最低工作温度
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA780,28X28,40
封装形状SQUARE
封装形式GRID ARRAY
电源1.2/3.3 V
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
座面最大高度3.5 mm
最大供电电压0.94 V
最小供电电压0.86 V
标称供电电压0.9 V
表面贴装YES
技术CMOS
温度等级OTHER
端子面层Tin/Silver/Copper (Sn/Ag/Cu)
端子形式BALL
端子节距1 mm
端子位置BOTTOM
宽度29 mm

文档预览

下载PDF文档
1. Stratix III Device Family Overview
SIII51001-1.8
The Stratix
®
III family provides one of the most architecturally advanced,
high-performance, low-power FPGAs in the marketplace.
Stratix III FPGAs lower power consumption through Altera’s innovative
Programmable Power Technology, which provides the ability to turn on the
performance where needed and turn down the power consumption for blocks not in
use. Selectable Core Voltage and the latest in silicon process optimizations are also
employed to deliver the industry’s lowest power, high-performance FPGAs.
Specifically designed for ease of use and rapid system integration, the Stratix III
FPGA family offers two variants optimized to meet different application needs:
The Stratix III
L
family provides balanced logic, memory, and multiplier ratios for
mainstream applications.
The Stratix III
E
family is memory- and multiplier-rich for data-centric
applications.
Modular I/O banks with a common bank structure for vertical migration lend
efficiency and flexibility to the high-speed I/O. Package and die enhancements with
dynamic on-chip termination, output delay, and current strength control provide
best-in-class signal integrity.
Based on a 1.1-V, 65-nm all-layer copper SRAM process, the Stratix III family is a
programmable alternative to custom ASICs and programmable processors for
high-performance logic, digital signal processing (DSP), and embedded designs.
Stratix III devices include optional configuration bit stream security through volatile
or non-volatile 256-bit Advanced Encryption Standard (AES) encryption. Where
ultra-high reliability is required, Stratix III devices include automatic error detection
circuitry to detect data corruption by soft errors in the configuration random-access
memory (CRAM) and user memory cells.
Features Summary
Stratix III devices offer the following features:
48,000 to 338,000 equivalent logic elements (LEs) ( refer to
Table 1–1)
2,430 to 20,497 Kbits of enhanced TriMatrix memory consisting of three RAM
block sizes to implement true dual-port memory and FIFO buffers
High-speed DSP blocks provide dedicated implementation of 9×9, 12×12, 18×18,
and 36×36 multipliers (at up to 550 MHz), multiply-accumulate functions, and
finite impulse response (FIR) filters
I/O:GND:PWR ratio of 8:1:1 along with on-die and on-package decoupling for
robust signal integrity
Programmable Power Technology, which minimizes power while maximizing
device performance
© March 2010
Altera Corporation
Stratix III Device Handbook, Volume 1
有关无线技术的一些标准(二)
新兴的无线技术标准 随着人们对无线技术在过程工业中的应用兴趣持续增长,各种可用技术的数量也随之增加――要求为这些应用中的现场网络提供特定标准的愿望也增加了。 为过程工业而开发的 ......
banana 无线连接
环形铁芯,知道尺寸,怎么算他的功率
环形,材质,硅钢片高100mm,厚80mm 本帖最后由 longhaozheng 于 2011-7-26 19:13 编辑 ]...
longhaozheng 电源技术
MSP430FR2633闹钟效果
MSP430FR2633闹钟效果264037 264038 264039 ...
蓝雨夜 微控制器 MCU
关于芯片烧写流程
注意不是问连接烧写器-芯片上电-选择程序等等这些步骤,我想问一下微观上的东西,主要是芯片烧写时内部的状态(寄存器等)变化 针对允许运行中烧写程序的芯片,比如arduino的ISP下载方式,此 ......
suoma 单片机
STM32F103的USART1接收数据不一致,请香版主和各位兄弟帮忙
我使用英倍特的MCBSTM32开发板,用其USART1进行收发一串数据。 我现在的问题: 串口配置:波特率1200,1个起始位,8位数字,1个EVEN校验,一个停止位 STM32配置:波特率1200,1个起始 ......
nanjingzhangjun stm32/stm8
quartus中LPM比较器输出负电平
我想让lpm的比较器能输出1和-1两种电平,能实现吗?...
xmllf FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2265  390  830  542  121  51  13  53  20  16 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved