SiHD7N60E
www.vishay.com
Vishay Siliconix
E Series Power MOSFET
PRODUCT SUMMARY
V
DS
(V) at T
J
max.
R
DS(on)
max. at 25 °C (Ω)
Q
g
max. (nC)
Q
gs
(nC)
Q
gd
(nC)
Configuration
V
GS
= 10 V
40
5
9
Single
650
0.6
FEATURES
•
•
•
•
•
•
Low figure-of-merit (FOM) R
on
x Q
g
Low input capacitance (C
iss
)
Reduced switching and conduction losses
Ultra low gate charge (Q
g
)
Avalanche energy rated (UIS)
Material categorization: for definitions of
compliance please see
www.vishay.com/doc?99912
APPLICATIONS
D
DPAK
(TO-252)
D
G
G
S
S
N-Channel MOSFET
Server and telecom power supplies
Switch mode power supplies (SMPS)
Power factor correction power supplies (PFC)
Lighting
- High-intensity discharge (HID)
- Fluorescent ballast lighting
• Industrial
- Welding
- Induction heating
- Motor drives
- Battery chargers
- Renewable energy
- Solar (PV inverters)
•
•
•
•
ORDERING INFORMATION
Package
DPAK (TO-252)
SiHD7N60E-GE3
Lead (Pb)-free and Halogen-free
SiHD7N60ET1-GE3
SiHD7N60ET5-GE3
SiHD7N60ET4-GE3
ABSOLUTE MAXIMUM RATINGS
(T
C
= 25 °C, unless otherwise noted)
PARAMETER
Drain-Source Voltage
Gate-Source Voltage
Continuous Drain Current (T
J
= 150 °C)
Pulsed Drain Current
a
Linear Derating Factor
Single Pulse Avalanche Energy
b
Maximum Power Dissipation
Operating Junction and Storage Temperature Range
Drain-Source Voltage Slope
Reverse Diode dV/dt
d
Soldering Recommendations (Peak Temperature)
c
for 10 s
Notes
a. Repetitive rating; pulse width limited by maximum junction temperature.
b. V
DD
= 50 V, starting T
J
= 25 °C, L = 13.8 mH, R
g
= 25
Ω,
I
AS
= 2.5 A.
c. 1.6 mm from case.
d. I
SD
≤
I
D
, dI/dt = 100 A/μs, starting T
J
= 25 °C.
T
J
= 125 °C
E
AS
P
D
T
J
, T
stg
dV/dt
V
GS
at 10 V
T
C
= 25 °C
T
C
= 100 °C
T
C
= -25 °C, I
D
= 250 μA
SYMBOL
V
DS
V
GS
I
D
I
DM
LIMIT
600
575
± 30
7
5
18
0.63
43
78
-55 to +150
3
300
W/°C
mJ
W
°C
V/ns
°C
A
V
UNIT
S15-0291-Rev. D, 23-Feb-15
Document Number: 91510
1
For technical questions, contact:
hvm@vishay.com
THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT
ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT
www.vishay.com/doc?91000
SiHD7N60E
www.vishay.com
Vishay Siliconix
THERMAL RESISTANCE RATINGS
PARAMETER
Maximum Junction-to-Ambient
Maximum Junction-to-Case (Drain)
SYMBOL
R
thJA
R
thJC
TYP.
-
-
MAX.
62
1.6
UNIT
°C/W
SPECIFICATIONS
(T
J
= 25 °C, unless otherwise noted)
PARAMETER
Static
Drain-Source Breakdown Voltage
V
DS
Temperature Coefficient
Gate-Source Threshold Voltage (N)
Gate-Source Leakage
Zero Gate Voltage Drain Current
Drain-Source On-State Resistance
Forward Transconductance
Dynamic
Input Capacitance
Output Capacitance
Reverse Transfer Capacitance
Effective Output Capacitance, Energy
Related
a
Effective Output Capacitance, Time
Related
b
Total Gate Charge
Gate-Source Charge
Gate-Drain Charge
Turn-On Delay Time
Rise Time
Turn-Off Delay Time
Fall Time
Gate Input Resistance
Drain-Source Body Diode Characteristics
Continuous Source-Drain Diode Current
Pulsed Diode Forward Current
Diode Forward Voltage
Reverse Recovery Time
Reverse Recovery Charge
Reverse Recovery Current
I
S
I
SM
V
SD
t
rr
Q
rr
I
RRM
T
J
= 25 °C, I
F
= I
S = 3.5 A
,
dI/dt = 100 A/μs
, VR
= 20 V
MOSFET symbol
showing the
integral reverse
p - n junction diode
D
SYMBOL
TEST CONDITIONS
MIN.
TYP.
MAX.
UNIT
V
DS
ΔV
DS
/T
J
V
GS(th)
I
GSS
I
DSS
R
DS(on)
g
fs
C
iss
C
oss
C
rss
C
o(er)
V
GS
= 0 V, I
D
= 250 μA
Reference to 25 °C, I
D
= 1 mA
V
DS
= V
GS
, I
D
= 250 μA
V
GS
= ± 20 V
V
GS
= ± 30 V
V
DS
= 600 V, V
GS
= 0 V
V
DS
= 480 V, V
GS
= 0 V, T
J
= 125 °C
V
GS
= 10 V
I
D
= 3.5 A
V
DS
= 50 V, I
D
= 3.5 A
609
-
2
-
-
-
-
-
-
-
-
-
-
-
0.68
-
-
-
-
-
0.5
1.9
680
39
5
34
100
20
5
9
13
13
24
14
1.1
-
-
4
± 100
±1
1
10
0.6
-
-
-
-
V
V/°C
V
nA
μA
μA
Ω
S
V
GS
= 0 V,
V
DS
= 100 V,
f = 1 MHz
pF
-
-
40
-
-
26
26
48
28
-
Ω
ns
nC
V
DS
= 0 V to 480 V, V
GS
= 0 V
C
o(tr)
Q
g
Q
gs
Q
gd
t
d(on)
t
r
t
d(off)
t
f
R
g
f = 1 MHz, open drain
V
DD
= 480 V, I
D
= 3.5 A,
V
GS
= 10 V, R
g
= 9.1
Ω
V
GS
= 10 V
I
D
= 3.5 A, V
DS
= 480 V
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
230
1.9
14
7
A
18
1.2
-
-
-
V
ns
μC
A
G
S
T
J
= 25 °C, I
S
= 3.5 A, V
GS
= 0 V
Notes
a. C
oss(er)
is a fixed capacitance that gives the same energy as C
oss
while V
DS
is rising from 0 % to 80 % V
DSS
.
b. C
oss(tr)
is a fixed capacitance that gives the same charging time as C
oss
while V
DS
is rising from 0 % to 80 % V
DSS
.
S15-0291-Rev. D, 23-Feb-15
Document Number: 91510
2
For technical questions, contact:
hvm@vishay.com
THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT
ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT
www.vishay.com/doc?91000
SiHD7N60E
www.vishay.com
TYPICAL CHARACTERISTICS
(25 °C, unless otherwise noted)
Vishay Siliconix
20
I
D
, Drain-to-Source Current (A)
R
DS(on)
, Drain-to-Source
On Resistance (Normalized)
16
12
15 V
14 V
13 V
12 V
11 V
10 V
9V
8V
7V
6V
BOTTOM 5 V
TOP
3
T
J
= 25 °C
2.5
2
1.5
1
0.5
0
- 60 - 40 - 20 0
I
D
= 3.5 A
V
GS
= 10 V
8
4
0
0
5
10
15
20
25
30
20 40 60 80 100 120 140 160
V
DS
, Drain-to-Source Voltage (V)
Fig. 1 - Typical Output Characteristics
T
J
, Junction Temperature (°C)
Fig. 4 - Normalized On-Resistance vs. Temperature
12
I
D
, Drain-to-Source Current (A)
Capacitance (pF)
9
15 V
14 V
13 V
12 V
11 V
10 V
9V
8V
7V
6V
BOTTOM 5 V
TOP
T
J
= 150 °C
10 000
1000
C
oss
100
C
iss
V
GS
= 0 V, f = 1 MHz
C
iss
= C
gs
+ C
gd
, C
ds
Shorted
C
rss
= C
gd
C
oss
= C
ds
+ C
gd
6
3
10
C
rss
0
0
5
10
15
20
25
30
1
0
100
200
300
400
500
600
V
DS
, Drain-to-Source Voltage (V)
Fig. 2 - Typical Output Characteristics
V
DS
, Drain-to-Source Voltage (V)
Fig. 5 - Typical Capacitance vs. Drain-to-Source Voltage
20
6
I
D
, Drain-to-Source Current (A)
16
T
J
= 25 °C
500
5
4
C
oss
(pF)
12
T
J
= 150 °C
C
oss
E
oss
3
2
1
8
50
4
0
0
5
10
15
20
25
5
0
100
200
300
V
DS
0
400
500
600
V
GS
, Gate-to-Source Voltage (V)
Fig. 3 - Typical Transfer Characteristics
S15-0291-Rev. D, 23-Feb-15
Fig. 6 - C
oss
and E
oss
vs. V
DS
Document Number: 91510
3
For technical questions, contact:
hvm@vishay.com
THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT
ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT
www.vishay.com/doc?91000
E
oss
(μJ)
SiHD7N60E
www.vishay.com
Vishay Siliconix
24
8
V
DS
= 480 V
V
DS
= 300 V
V
DS
= 120 V
V
GS
,
Gate-to-Source
Voltage (V)
20
16
12
8
4
0
0
10
I
D
, Drain Current (A)
6
4
2
0
20
30
40
25
50
75
100
125
150
Q
g
, Total
Gate
Charge (nC)
Fig. 7 - Typical Gate Charge vs. Gate-to-Source Voltage
T
C
, Case Temperature (°C)
Fig. 10 - Maximum Drain Current vs. Case Temperature
750
100
725
I
SD
, Reverse Drain Current (A)
V
DS
, Drain-to-Source
Breakdown Voltage (V)
700
675
650
625
600
575
550
T
J
= 150 °C
10
T
J
= 25 °C
1
V
GS
= 0 V
0.1
0.2
0.4
0.6
0.8
1
1.2
1.4
1.6
525
- 60 - 40 - 20 0
20 40 60 80 100 120 140 160
T
J
, Junction Temperature (°C)
Fig. 11 - Temperature vs. Drain-to-Source Voltage
V
SD
,
Source-Drain
Voltage (V)
Fig. 8 - Typical Source-Drain Diode Forward Voltage
100
Operation in this Area
Limited by R
DS(on)
I
DM
= Limited
10
I
D
, Drain Current (A)
100 μs
1
Limited by R
D (on)
*
S
1 ms
0.1
T
C
= 25 °C
T
J
= 150 °C
Single
Pulse
0.01
1
10 ms
BVDSS Limited
10
100
1000
V
DS
, Drain-to-Source Voltage (V)
* V
GS
> minimum V
GS
at which R
DS(on)
is
specified
Fig. 9 - Maximum Safe Operating Area
S15-0291-Rev. D, 23-Feb-15
Document Number: 91510
4
For technical questions, contact:
hvm@vishay.com
THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT
ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT
www.vishay.com/doc?91000
SiHD7N60E
www.vishay.com
Vishay Siliconix
Normalized Effective Transient
Thermal Impedance
1
Duty Cycle = 0.5
0.2
0.1
0.05
0.02
Single
Pulse
0.1
0.01
0.0001
0.001
0.01
0.1
1
Pulse Time (s)
Fig. 12 - Normalized Thermal Transient Impedance, Junction-to-Case
V
DS
V
GS
R
G
R
D
V
DS
t
p
V
DD
+
-
V
DD
D.U.T.
V
DS
10 V
Pulse width ≤ 1 μs
Duty factor ≤ 0.1 %
I
AS
Fig. 16 - Unclamped Inductive Waveforms
Fig. 13 - Switching Time Test Circuit
V
DS
90 %
10 V
Q
GS
Q
G
Q
GD
10 %
V
GS
t
d(on)
t
r
t
d(off)
t
f
V
G
Charge
Fig. 14 - Switching Time Waveforms
Fig. 17 - Basic Gate Charge Waveform
Current regulator
Same
type as D.U.T.
50 kΩ
L
Vary t
p
to obtain
required I
AS
R
G
V
DS
D.U.T.
I
AS
+
-
12 V
0.2 μF
0.3 μF
V
DD
D.U.T.
+
-
V
DS
10 V
t
p
0.01
Ω
V
GS
3 mA
Fig. 15 - Unclamped Inductive Test Circuit
I
G
I
D
Current
sampling
resistors
Fig. 18 - Gate Charge Test Circuit
S15-0291-Rev. D, 23-Feb-15
Document Number: 91510
5
For technical questions, contact:
hvm@vishay.com
THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT
ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT
www.vishay.com/doc?91000