电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SIT1602AC-73-25S-25.000625D

产品描述LVCMOS Output Clock Oscillator, 25.000625MHz Nom,
产品类别无源元件    振荡器   
文件大小640KB,共16页
制造商SiTime
标准
下载文档 详细参数 全文预览

SIT1602AC-73-25S-25.000625D概述

LVCMOS Output Clock Oscillator, 25.000625MHz Nom,

SIT1602AC-73-25S-25.000625D规格参数

参数名称属性值
是否Rohs认证符合
Objectid1975602967
Reach Compliance Codecompliant
其他特性STANDBY; ENABLE/DISABLE FUNCTION; HCMOS OUTPUT ALSO AVAILABLE; TR
最长下降时间2 ns
频率调整-机械NO
频率稳定性50%
JESD-609代码e4
安装特点SURFACE MOUNT
标称工作频率25.000625 MHz
最高工作温度70 °C
最低工作温度-20 °C
振荡器类型LVCMOS
输出负载15 pF
物理尺寸2.0mm x 1.6mm x 0.75mm
最长上升时间2 ns
最大供电电压2.75 V
最小供电电压2.25 V
标称供电电压2.5 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Palladium/Gold (Ni/Pd/Au)

文档预览

下载PDF文档
SiT1602
Low Power, Standard Frequency Oscillator
The Smart Timing Choice
The Smart Timing Choice
Features
Applications
51 standard frequencies between 3.75 MHz and 77.76 MHz
100% pin-to-pin drop-in replacement to quartz-based XO
Excellent total frequency stability as low as ±20 PPM
Low power consumption of 3.6 mA typical
Standby mode for longer battery life
Fast startup time of 5 ms
LVCMOS/HCMOS compatible output
Industry-standard packages: 2.0 x 1.6, 2.5 x 2.0, 3.2 x 2.5, 5.0 x 3.2,
7.0 x 5.0 mm x mm
Instant samples with
Time Machine II
and
field programmable
oscillators
Pb-free, RoHS and REACH compliant
Ideal for DSC, DVC, DVR, IP CAM, Tablets, e-Books, SSD,
GPON, EPON, etc
Ideal for high-speed serial protocols such as: USB, SATA, SAS,
Firewire, 100M / 1G / 10G Ethernet, etc.
Electrical Characteristics
[1]
Parameter and Conditions
Output Frequency Range
Frequency Stability
Symbol
f
F_stab
Min.
Typ.
Max.
Unit
MHz
PPM
PPM
PPM
°C
°C
V
V
V
V
V
V
mA
mA
mA
mA
mA
A
A
A
%
ns
ns
ns
Vdd
No load condition, f = 20 MHz, Vdd = 2.8V to 3.3V
No load condition, f = 20 MHz, Vdd = 2.5V
No load condition, f = 20 MHz, Vdd = 1.8V
Vdd = 2.5V to 3.3V, OE = GND, output is Weakly Pulled Down
Vdd = 1.8 V. OE = GND, output is Weakly Pulled Down
ST = GND, Vdd = 2.8V to 3.3V, Output is Weakly Pulled Down
ST = GND, Vdd = 2.5V, Output is Weakly Pulled Down
ST = GND, Vdd = 1.8V, Output is Weakly Pulled Down
All Vdds
Vdd = 2.5V, 2.8V, 3.0V or 3.3V, 20% - 80%
Vdd =1.8V, 20% - 80%
Vdd = 2.25V - 3.63V, 20% - 80%
IOH = -4 mA (Vdd = 3.0V or 3.3V)
IOH = -3 mA (Vdd = 2.8V and Vdd = 2.5V)
IOH = -2 mA (Vdd = 1.8V)
IOL = 4 mA (Vdd = 3.0V or 3.3V)
IOL = 3 mA (Vdd = 2.8V and Vdd = 2.5V)
IOL = 2 mA (Vdd = 1.8V)
Pin 1, OE or ST
Pin 1, OE or ST
Pin 1, OE logic high or logic low, or ST logic high
Pin 1, ST logic low
Condition
51 standard frequencies between 3.75 MHz and 77.76 MHz
Inclusive of Initial tolerance at 25°C, 1st year aging at 25°C, and
variations over operating temperature, rated power supply
voltage and load.
Frequency Range
(Refer
to the frequency list page 10)
-20
-25
-50
Operating Temperature Range
T_use
-20
-40
Supply Voltage
Vdd
1.62
2.25
2.52
2.7
2.97
2.25
Current Consumption
Idd
OE Disable Current
Standby Current
I_OD
I_std
Duty Cycle
Rise/Fall Time
DC
Tr, Tf
45
Output High Voltage
VOH
90%
1.8
2.5
2.8
3.0
3.3
3.8
3.6
3.4
2.6
1.4
0.6
1
1.3
+20
+25
+50
+70
+85
1.98
2.75
3.08
3.3
3.63
3.63
4.5
4.2
3.9
4
3.8
4.3
2.5
1.3
55
2
2.5
2
Frequency Stability and Aging
Operating Temperature Range
Extended Commercial
Industrial
Contact
SiTime
for 1.5V support
Supply Voltage and Current Consumption
LVCMOS Output Characteristics
Output Low Voltage
VOL
10%
Vdd
Input Characteristics
Input High Voltage
Input Low Voltage
Input Pull-up Impedence
VIH
VIL
Z_in
70%
2
87
30%
100
Vdd
Vdd
k
M
Note:
1. All electrical specifications in the above table are specified with 15 pF output load and for all Vdd(s) unless otherwise stated.
SiTime Corporation
Rev. 1.2
990 Almanor Avenue
Sunnyvale, CA 94085
(408) 328-4400
www.sitime.com
Revised March 26, 2015
PIC系列14位高级产品指令集.pdf
本文可以说一是本数据手册很详细的收录了PIC系列14位高级产品指令是一本很有价值的参考资料...
rain Microchip MCU
三星2410的IO口问题!!!!
大家好,我遇到个问题,我用的三星2410ARM,WENCE系统 用2410的串口2做一般IO口用对IO口进行操作如下 v_pIOPRegs->rGPHCON &=0x350FFF; //6-clk,7-I/O v_pIOPRegs->rGPHDAT &=0x73F; v_pIOP ......
mangomkt 嵌入式系统
易电源试用计划提交
易电源试用计划提交...
heicnhei1 模拟与混合信号
基于FPGA的高频时钟的分频和分配设计
摘要:介绍了为PET(正电子发射断层扫描仪)的前端电子学模块提供时间基准而设计的一种新型高频时钟扇出电路。该电路利用FPGA芯片来实现对高频时钟的分频与分配,并用LVDS传输标准对生成的多路 ......
呱呱 FPGA/CPLD
2012年英特尔杯获奖作品--甜蜜的童年回忆糖画机器人
为了重温糖画带给我们的童年乐趣,设计了一款糖画机器人。系统将现代机电一体化技术、糖画艺术相结合,以高效能的Intel Atom平台为核心,配备自主设计的糖画机器人,实现了糖画的编辑功能,游戏 ......
maylove 机器人开发

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 828  1612  2379  2728  1868  17  33  48  55  38 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved