电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

ISPLSI2192VE225LT128

产品描述3.3V In-System Programmable SuperFAST™ High Density PLD
文件大小154KB,共15页
制造商Lattice(莱迪斯)
官网地址http://www.latticesemi.com
下载文档 全文预览

ISPLSI2192VE225LT128概述

3.3V In-System Programmable SuperFAST™ High Density PLD

文档预览

下载PDF文档
Lead-
Free
Package
Options
Available!
ispLSI 2192VE
3.3V In-System Programmable
SuperFAST™ High Density PLD
Functional Block Diagram
Output Routing Pool
F7 F6 F5 F4 F3 F2 F1 F0
A0
Output Routing Pool
®
Features
• SuperFAST HIGH DENSITY IN-SYSTEM
PROGRAMMABLE LOGIC
— 8000 PLD Gates
— 96 I/O Pins, Nine or Twelve Dedicated Inputs
— 192 Registers
— High Speed Global Interconnect
— Wide Input Gating for Fast Counters, State
Machines, Address Decoders, etc.
— Small Logic Block Size for Random Logic
— Pinout Compatible with ispLSI 2096V and 2096VE
• 3.3V LOW VOLTAGE ARCHITECTURE
— Interfaces with Standard 5V TTL Devices
• HIGH PERFORMANCE E
2
CMOS
®
TECHNOLOGY
f
max
= 225MHz Maximum Operating Frequency
t
pd
= 4.0ns Propagation Delay
— Electrically Erasable and Reprogrammable
— Non-Volatile
— 100% Tested at Time of Manufacture
— Unused Product Term Shutdown Saves Power
• IN-SYSTEM PROGRAMMABLE
— 3.3V In-System Programmability (ISP™) Using
Boundary Scan Test Access Port (TAP)
— Open-Drain Output Option for Flexible Bus Interface
Capability, Allowing Easy Implementation of Wired-
OR Bus Arbitration Logic
— Increased Manufacturing Yields, Reduced Time-to-
Market and Improved Product Quality
— Reprogram Soldered Devices for Faster Prototyping
• 100% IEEE 1149.1 BOUNDARY SCAN TESTABLE
• THE EASE OF USE AND FAST SYSTEM SPEED OF
PLDs WITH THE DENSITY AND FLEXIBILITY OF FPGAS
— Enhanced Pin Locking Capability
— Three Dedicated Clock Input Pins
— Synchronous and Asynchronous Clocks
— Programmable Output Slew Rate Control
— Flexible Pin Placement
— Optimized Global Routing Pool Provides Global
Interconnectivity
• LEAD-FREE PACKAGE OPTIONS
Output Routing Pool
E7 E6 E5 E4 E3 E2 E1 E0
D7
D5
Output Routing Pool
D Q
A1
A2
A3
A4
A5
A6
A7
B0 B1 B2 B3 B4 B5 B6 B7
Output Routing Pool
D6
Logic
D Q
Global Routing Pool (GRP)
Array
D Q
GLB
D4
D3
D2
D1
D0
D Q
C0 C1 C2 C3 C4 C5 C6 C7
Output Routing Pool
Description
The ispLSI 2192VE is a High Density Programmable
Logic Device containing 192 Registers, nine or twelve
Dedicated Input pins, three Dedicated Clock Input pins,
two dedicated Global OE input pins and a Global Routing
Pool (GRP). The GRP provides complete interconnectivity
between all of these elements. The ispLSI 2192VE
features in-system programmability through the Bound-
ary Scan Test Access Port (TAP) and is 100% IEEE
1149.1 Boundary Scan Testable. The ispLSI 2192VE
offers non-volatile reprogrammability of the logic, as well
as the interconnect to provide truly reconfigurable sys-
tems.
The basic unit of logic on the ispLSI 2192VE device is the
Generic Logic Block (GLB). The GLBs are labeled A0, A1
.. F7 (see Figure 1). There are a total of 48 GLBs in the
ispLSI 2192VE device. Each GLB is made up of four
macrocells. Each GLB has 18 inputs, a programmable
AND/OR/Exclusive OR array, and four outputs which can
be configured to be either combinatorial or registered.
Inputs to the GLB come from the GRP and dedicated
inputs. All of the GLB outputs are brought back into the
GRP so that they can be connected to the inputs of any
GLB on the device.
Copyright © 2004 Lattice Semiconductor Corp. All brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject
to change without notice.
LATTICE SEMICONDUCTOR CORP., 5555 Northeast Moore Ct., Hillsboro, Oregon 97124, U.S.A.
Tel. (503) 268-8000; 1-800-LATTICE; FAX (503) 268-8556; http://www.latticesemi.com
August 2004
2192ve_10
1
CLK0
CLK1
CLK2
0139/2192VE
IAR FOR MSP430 5.4破解软件下载
IAR FOR MSP430 5.4破解软件下载,自己用过,可以用...
kingheimer 微控制器 MCU
关于MOS管关断不完全存在漏电流的问题
该当部分电路如图,信号发生器PULSE产生+4V方波信号,驱动器IC1将其转换为+18V方波信号输出给MOS管Q1的栅极,Q1的漏源与680V电源和R38电阻串联。Q1导通时R38与Q1漏极的节点(Vout)处输出低电平 ......
383503452 模拟电子
如何提升平面螺旋电感的传递效率和Q因子
各位大神,想问一下:如何提高一个平面螺旋电感(flyback转换器)在传递能量时的效率?包括Q因子(品质因子) 327851 ...
Decim 模拟电子
详解:地线和电源线
第一部分、基本电源和地线的基本设计原则 地线和电源线的噪声 理想的地线电阻为零,但现实中地线总是有一定的阻抗的。尤其是高频信号时,地线的阻抗变化会增大,因而产生噪声。 ......
木犯001号 电源技术
stm32l4r5测试LSM6DSL的STMems_Standard_C_drivers
前两天测试LSM6DSL传感器时选择en.x-cube-mems-xt1_firmware例程361018 因为看中里边的各种演示,花了很多时间被层层“套路”最后只完成读取WHO AM I的功能 在测试其它功能时DRDY中断不触发, ......
littleshrimp MEMS传感器
EEWORLD大学堂----介绍SimpleLink?MCU平台
介绍SimpleLink?MCU平台:https://training.eeworld.com.cn/course/4998...
wanglan123 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1775  2681  569  788  240  36  54  12  16  5 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved