电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS61QDP2B21M18A1

产品描述512Kx36 and 1Mx18 configuration available
文件大小614KB,共33页
制造商ISSI(芯成半导体)
官网地址http://www.issi.com/
下载文档 选型对比 全文预览

IS61QDP2B21M18A1概述

512Kx36 and 1Mx18 configuration available

文档预览

下载PDF文档
IS61QDP2B21M18A/A1/A2
IS61QDP2B251236A/A1/A2
1Mx18, 512Kx36
18Mb QUADP (Burst 2) Synchronous SRAM
(2.0 CYCLE READ LATENCY)
FEATURES
512Kx36 and 1Mx18 configuration available.
On-chip Delay-Locked Loop (DLL) for wide data
valid window.
Separate independent read and write ports with
concurrent read and write operations.
Synchronous pipeline read with EARLY write
operation.
Double Data Rate (DDR) interface for read and
write input ports.
2.0 Cycle read latency.
Fixed 2-bit burst for read and write operations.
Clock stop support.
Two input clocks (K and K#) for address and control
registering at rising edges only.
Two echo clocks (CQ and CQ#) that are delivered
simultaneously with data.
Data valid pin (QVLD).
+1.8V core power supply and 1.5, 1.8V VDDQ, used
with 0.75, 0.9V VREF.
HSTL input and output interface.
Registered addresses, write and read controls, byte
writes, data in, and data outputs.
Full data coherency.
Boundary scan using limited set of JTAG 1149.1
functions.
Byte Write capability.
Fine ball grid array (FBGA) package option:
13mmx15mm and 15mmx17mm body size
165-ball (11 x 15) array
Programmable impedance output drivers via 5x
user-supplied precision resistor.
ODT (On Die Termination) feature is supported
optionally on data input, K/K#, and BW
x
#.
The end of top mark (A/A1/A2) is to define options.
: Don’t care ODT function
and pin connection
1 : Option1
2 : Option2
Refer to more detail description at page 6 for each
ODT option.
OCTOBER 2014
DESCRIPTION
and
are synchronous, high-
performance CMOS static random access memory (SRAM)
devices. These SRAMs have separate I/Os, eliminating the
need for high-speed bus turnaround. The rising edge of K
clock initiates the read/write operation, and all internal
operations are self-timed. Refer to the
for a description of the basic
operations of these
SRAMs. Read and
write addresses are registered on alternating rising edges of
the K clock. Read and write performed in double data rate.
The following are registered internally on the rising edge of
the K clock:
Read address
Read enable
Write enable
The
Data-in for early writes
The following are registered on the rising edge of the K#
clock:
Write address
Byte writes
Data-in for second burst addresses
Byte writes can change with the corresponding data-in to
enable or disable writes on a per-byte basis. An internal write
buffer enables the data-ins to be registered half a cycle
earlier than the write address. The first data-in burst is
clocked at the same time as the write command signal, and
the second burst is timed to the following rising edge of the
K# clock.
During the burst read operation, the data-outs from the first
bursts are updated from output registers of the second rising
edge of the K# clock (starting two cycles later after read
command). The data-outs from the second bursts are
updated with the third rising edge of the K clock. The K and
K# clocks are used to time the data-outs.
The device is operated with a single +1.8V power supply and
is compatible with HSTL I/O interface.
Copyright © 2010 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. B
10/02/2014
1

IS61QDP2B21M18A1相似产品对比

IS61QDP2B21M18A1 IS61QDP2B21M18A IS61QDP2B251236A2 IS61QDP2B21M18A2
描述 512Kx36 and 1Mx18 configuration available 512Kx36 and 1Mx18 configuration available 512Kx36 and 1Mx18 configuration available 512Kx36 and 1Mx18 configuration available
从例程开始
本帖最后由 lehuijie 于 2019-11-24 22:08 编辑 板子在手上也不知道要评测什么,就从ADC采集光敏电阻例程开始吧。 先看原理图 446364R22为分压电阻,从实际的测试中发现分压电阻的阻值 ......
lehuijie stm32/stm8
有没有哪位高手编过,用PIC16F877A控制12位AD的TLV5616的C语言程序啊。求助
在网上找了好久都没看到,真心求助各位大神。...
j513378451 Microchip MCU
刚刚没传起...
cqwjfa 单片机
分享一本关于伺服电机驱动的参考书
小型交流伺服电机控制电路设计 ...
xujihu 电机控制
待机动画窗口盖不住软键盘窗口
创建待机动画窗口: m_hwnd = CreateWindow(HHRESPGIFANIMATION_CLASSNAME, TEXT(""), WS_VISIBLE, 0, 0, 240, 320, 0, NULL, hInstance, NULL); SetWindo ......
yjj1987 嵌入式系统
武汉和深圳,纠结中...
各位过来人,求帮助! 我毕业在武汉上班两年了,公司规模还可以(200人左右)做充电桩,感觉在公司学到了很多,现在5K,13薪,基本月光,大学时就想去学跳伞,学开飞机,自制飞机,但现在感觉越 ......
石玉 能源基础设施

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1622  734  1811  288  1637  45  53  1  19  29 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved