电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS61QDP2B22M36A

产品描述2Mx36 and 4Mx18 configuration available
文件大小625KB,共31页
制造商ISSI(芯成半导体)
官网地址http://www.issi.com/
下载文档 选型对比 全文预览

IS61QDP2B22M36A在线购买

供应商 器件名称 价格 最低购买 库存  
IS61QDP2B22M36A - - 点击查看 点击购买

IS61QDP2B22M36A概述

2Mx36 and 4Mx18 configuration available

文档预览

下载PDF文档
IS61QDP2B24M18A/A1/A2
IS61QDP2B22M36A/A1/A2
4Mx18, 2Mx36
72Mb QUADP (Burst 2) Synchronous SRAM
(2.0 CYCLE READ LATENCY)
FEATURES
2Mx36 and 4Mx18 configuration available.
On-chip Delay-Locked Loop (DLL) for wide data
valid window.
Separate independent read and write ports with
concurrent read and write operations.
Synchronous pipeline read with EARLY write
operation.
Double Data Rate (DDR) interface for read and
write input ports.
2.0 Cycle read latency.
Fixed 2-bit burst for read and write operations.
Clock stop support.
Two input clocks (K and K#) for address and control
registering at rising edges only.
Two echo clocks (CQ and CQ#) that are delivered
simultaneously with data.
Data valid pin (QVLD).
+1.8V core power supply and 1.5, 1.8V VDDQ, used
with 0.75, 0.9V VREF.
HSTL input and output interface.
Registered addresses, write and read controls, byte
writes, data in, and data outputs.
Full data coherency.
Boundary scan using limited set of JTAG 1149.1
functions.
Byte Write capability.
Fine ball grid array (FBGA) package option:
13mmx15mm and 15mmx17mm body size
165-ball (11 x 15) array
Programmable impedance output drivers via 5x
user-supplied precision resistor.
ODT (On Die Termination) feature is supported
optionally on data input, K/K#, and BW
x
#.
The end of top mark (A/A1/A2) is to define options.
: Don’t care ODT function
and pin connection
1 : Option1
2 : Option2
Refer to more detail description at page 6 for each
ODT option.
FEBRUARY 2014
DESCRIPTION
and
are synchronous, high-
performance CMOS static random access memory (SRAM)
devices. These SRAMs have separate I/Os, eliminating the
need for high-speed bus turnaround. The rising edge of K
clock initiates the read/write operation, and all internal
operations are self-timed. Refer to the
for a description of the basic
operations of these
SRAMs. Read and
write addresses are registered on alternating rising edges of
the K clock. Read and write performed in double data rate.
The following are registered internally on the rising edge of
the K clock:
Read address
Read enable
Write enable
The
Data-in for early writes
The following are registered on the rising edge of the K#
clock:
Write address
Byte writes
Data-in for second burst addresses
Byte writes can change with the corresponding data-in to
enable or disable writes on a per-byte basis. An internal write
buffer enables the data-ins to be registered half a cycle
earlier than the write address. The first data-in burst is
clocked at the same time as the write command signal, and
the second burst is timed to the following rising edge of the
K# clock.
During the burst read operation, the data-outs from the first
bursts are updated from output registers of the second rising
edge of the K# clock (starting two cycles later after read
command). The data-outs from the second bursts are
updated with the third rising edge of the K clock. The K and
K# clocks are used to time the data-outs.
The device is operated with a single +1.8V power supply and
is compatible with HSTL I/O interface.
Copyright © 2014 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. B
02/11/2014
1

IS61QDP2B22M36A相似产品对比

IS61QDP2B22M36A IS61QDP2B22M36A2 IS61QDP2B24M18A IS61QDP2B22M36A1 IS61QDP2B24M18A1
描述 2Mx36 and 4Mx18 configuration available 2Mx36 and 4Mx18 configuration available 2Mx36 and 4Mx18 configuration available 2Mx36 and 4Mx18 configuration available 2Mx36 and 4Mx18 configuration available
运动控制器的类型
1、是以单片机等微处理器作为控制核心的运动控制器。这类运动控制器速度较慢、精度不高、成本相对较低,只能在一些低速运行和对轨迹要求不高的轮廓运动控制场合应用。 2、是以专用芯片(ASIC) ......
crt13652346449 综合技术交流
华大HC32A460 系列介绍(一)
1、华大HC32A460系列产品特性 ARM Cortex-M4 32bit MCU+FPU,250DMIPS,up to 512KB Flash,192KB SRAM,USB FS(Device/Host), 14 Timers,2 ADCs,1 PGA,3 CMPs,20 个通信接口 。 ......
虹芯侠客 51单片机
GPRS 数据传输 , 必须知道 服务器的公网IP吗?
数据传输时,GPRS 终端 必须知道服务器公网IP吗? 如果没有公网的IP地址,是不是不行啊? 还有没有其它的方法来完成通信啊? 我只是测试简单的数据传输,找不到什么服务器, 谁来充当 ......
lxchina 嵌入式系统
FPGA最全的分频资料
:)...
kunaicong FPGA/CPLD
【MM32 eMiniBoard测评】2b: 汇集目前发现的板子问题和改板意见
本帖最后由 mig29 于 2020-11-9 20:25 编辑 有必要把发现的问题汇集,避免重复折腾: (板子: eMiniBoard MB025主芯片 MM32F0133C7P) 目前确认有问题的是: 1. 仿真器的虚拟串 ......
mig29 国产芯片交流
求串口多路复用(GSM07.10)的源代码
找了很久了,还是没有找到,没有时间自己研究协议了,听说西门子有一个WinMUX2k有源代码,不知道哪位有吗?急用,谢谢!...
lizengmao 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2004  2100  2053  1928  1624  59  31  17  32  15 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved